1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/ { 3*4882a593Smuzhiyun #address-cells = <1>; 4*4882a593Smuzhiyun #size-cells = <1>; 5*4882a593Smuzhiyun compatible = "brcm,bcm7425"; 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun cpus { 8*4882a593Smuzhiyun #address-cells = <1>; 9*4882a593Smuzhiyun #size-cells = <0>; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun mips-hpt-frequency = <163125000>; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun cpu@0 { 14*4882a593Smuzhiyun compatible = "brcm,bmips5000"; 15*4882a593Smuzhiyun device_type = "cpu"; 16*4882a593Smuzhiyun reg = <0>; 17*4882a593Smuzhiyun }; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun cpu@1 { 20*4882a593Smuzhiyun compatible = "brcm,bmips5000"; 21*4882a593Smuzhiyun device_type = "cpu"; 22*4882a593Smuzhiyun reg = <1>; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun aliases { 27*4882a593Smuzhiyun uart0 = &uart0; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun cpu_intc: interrupt-controller { 31*4882a593Smuzhiyun #address-cells = <0>; 32*4882a593Smuzhiyun compatible = "mti,cpu-interrupt-controller"; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun interrupt-controller; 35*4882a593Smuzhiyun #interrupt-cells = <1>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun clocks { 39*4882a593Smuzhiyun uart_clk: uart_clk { 40*4882a593Smuzhiyun compatible = "fixed-clock"; 41*4882a593Smuzhiyun #clock-cells = <0>; 42*4882a593Smuzhiyun clock-frequency = <81000000>; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun upg_clk: upg_clk { 46*4882a593Smuzhiyun compatible = "fixed-clock"; 47*4882a593Smuzhiyun #clock-cells = <0>; 48*4882a593Smuzhiyun clock-frequency = <27000000>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun rdb { 53*4882a593Smuzhiyun #address-cells = <1>; 54*4882a593Smuzhiyun #size-cells = <1>; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun compatible = "simple-bus"; 57*4882a593Smuzhiyun ranges = <0 0x10000000 0x01000000>; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun periph_intc: interrupt-controller@41a400 { 60*4882a593Smuzhiyun compatible = "brcm,bcm7038-l1-intc"; 61*4882a593Smuzhiyun reg = <0x41a400 0x30>, <0x41a600 0x30>; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun interrupt-controller; 64*4882a593Smuzhiyun #interrupt-cells = <1>; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun interrupt-parent = <&cpu_intc>; 67*4882a593Smuzhiyun interrupts = <2>, <3>; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun sun_l2_intc: interrupt-controller@403000 { 71*4882a593Smuzhiyun compatible = "brcm,l2-intc"; 72*4882a593Smuzhiyun reg = <0x403000 0x30>; 73*4882a593Smuzhiyun interrupt-controller; 74*4882a593Smuzhiyun #interrupt-cells = <1>; 75*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 76*4882a593Smuzhiyun interrupts = <47>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun gisb-arb@400000 { 80*4882a593Smuzhiyun compatible = "brcm,bcm7400-gisb-arb"; 81*4882a593Smuzhiyun reg = <0x400000 0xdc>; 82*4882a593Smuzhiyun native-endian; 83*4882a593Smuzhiyun interrupt-parent = <&sun_l2_intc>; 84*4882a593Smuzhiyun interrupts = <0>, <2>; 85*4882a593Smuzhiyun brcm,gisb-arb-master-mask = <0x177b>; 86*4882a593Smuzhiyun brcm,gisb-arb-master-names = "ssp_0", "cpu_0", "pcie_0", 87*4882a593Smuzhiyun "bsp_0", "rdc_0", 88*4882a593Smuzhiyun "raaga_0", "avd_1", 89*4882a593Smuzhiyun "jtag_0", "svd_0", 90*4882a593Smuzhiyun "vice_0"; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun upg_irq0_intc: interrupt-controller@406780 { 94*4882a593Smuzhiyun compatible = "brcm,bcm7120-l2-intc"; 95*4882a593Smuzhiyun reg = <0x406780 0x8>; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun brcm,int-map-mask = <0x44>, <0x7000000>; 98*4882a593Smuzhiyun brcm,int-fwd-mask = <0x70000>; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun interrupt-controller; 101*4882a593Smuzhiyun #interrupt-cells = <1>; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 104*4882a593Smuzhiyun interrupts = <55>, <53>; 105*4882a593Smuzhiyun interrupt-names = "upg_main", "upg_bsc"; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun upg_aon_irq0_intc: interrupt-controller@409480 { 109*4882a593Smuzhiyun compatible = "brcm,bcm7120-l2-intc"; 110*4882a593Smuzhiyun reg = <0x409480 0x8>; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun brcm,int-map-mask = <0x40>, <0x18000000>, <0x100000>; 113*4882a593Smuzhiyun brcm,int-fwd-mask = <0>; 114*4882a593Smuzhiyun brcm,irq-can-wake; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun interrupt-controller; 117*4882a593Smuzhiyun #interrupt-cells = <1>; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 120*4882a593Smuzhiyun interrupts = <56>, <54>, <59>; 121*4882a593Smuzhiyun interrupt-names = "upg_main_aon", "upg_bsc_aon", 122*4882a593Smuzhiyun "upg_spi"; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun sun_top_ctrl: syscon@404000 { 126*4882a593Smuzhiyun compatible = "brcm,bcm7425-sun-top-ctrl", "syscon"; 127*4882a593Smuzhiyun reg = <0x404000 0x51c>; 128*4882a593Smuzhiyun native-endian; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun reboot { 132*4882a593Smuzhiyun compatible = "brcm,brcmstb-reboot"; 133*4882a593Smuzhiyun syscon = <&sun_top_ctrl 0x304 0x308>; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun uart0: serial@406b00 { 137*4882a593Smuzhiyun compatible = "ns16550a"; 138*4882a593Smuzhiyun reg = <0x406b00 0x20>; 139*4882a593Smuzhiyun reg-io-width = <0x4>; 140*4882a593Smuzhiyun reg-shift = <0x2>; 141*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 142*4882a593Smuzhiyun interrupts = <61>; 143*4882a593Smuzhiyun clocks = <&uart_clk>; 144*4882a593Smuzhiyun status = "disabled"; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun uart1: serial@406b40 { 148*4882a593Smuzhiyun compatible = "ns16550a"; 149*4882a593Smuzhiyun reg = <0x406b40 0x20>; 150*4882a593Smuzhiyun reg-io-width = <0x4>; 151*4882a593Smuzhiyun reg-shift = <0x2>; 152*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 153*4882a593Smuzhiyun interrupts = <62>; 154*4882a593Smuzhiyun clocks = <&uart_clk>; 155*4882a593Smuzhiyun status = "disabled"; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun uart2: serial@406b80 { 159*4882a593Smuzhiyun compatible = "ns16550a"; 160*4882a593Smuzhiyun reg = <0x406b80 0x20>; 161*4882a593Smuzhiyun reg-io-width = <0x4>; 162*4882a593Smuzhiyun reg-shift = <0x2>; 163*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 164*4882a593Smuzhiyun interrupts = <63>; 165*4882a593Smuzhiyun clocks = <&uart_clk>; 166*4882a593Smuzhiyun status = "disabled"; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun bsca: i2c@409180 { 170*4882a593Smuzhiyun clock-frequency = <390000>; 171*4882a593Smuzhiyun compatible = "brcm,brcmstb-i2c"; 172*4882a593Smuzhiyun interrupt-parent = <&upg_aon_irq0_intc>; 173*4882a593Smuzhiyun reg = <0x409180 0x58>; 174*4882a593Smuzhiyun interrupts = <27>; 175*4882a593Smuzhiyun interrupt-names = "upg_bsca"; 176*4882a593Smuzhiyun status = "disabled"; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun bscb: i2c@409400 { 180*4882a593Smuzhiyun clock-frequency = <390000>; 181*4882a593Smuzhiyun compatible = "brcm,brcmstb-i2c"; 182*4882a593Smuzhiyun interrupt-parent = <&upg_aon_irq0_intc>; 183*4882a593Smuzhiyun reg = <0x409400 0x58>; 184*4882a593Smuzhiyun interrupts = <28>; 185*4882a593Smuzhiyun interrupt-names = "upg_bscb"; 186*4882a593Smuzhiyun status = "disabled"; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun bscc: i2c@406200 { 190*4882a593Smuzhiyun clock-frequency = <390000>; 191*4882a593Smuzhiyun compatible = "brcm,brcmstb-i2c"; 192*4882a593Smuzhiyun interrupt-parent = <&upg_irq0_intc>; 193*4882a593Smuzhiyun reg = <0x406200 0x58>; 194*4882a593Smuzhiyun interrupts = <24>; 195*4882a593Smuzhiyun interrupt-names = "upg_bscc"; 196*4882a593Smuzhiyun status = "disabled"; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun bscd: i2c@406280 { 200*4882a593Smuzhiyun clock-frequency = <390000>; 201*4882a593Smuzhiyun compatible = "brcm,brcmstb-i2c"; 202*4882a593Smuzhiyun interrupt-parent = <&upg_irq0_intc>; 203*4882a593Smuzhiyun reg = <0x406280 0x58>; 204*4882a593Smuzhiyun interrupts = <25>; 205*4882a593Smuzhiyun interrupt-names = "upg_bscd"; 206*4882a593Smuzhiyun status = "disabled"; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun bsce: i2c@406300 { 210*4882a593Smuzhiyun clock-frequency = <390000>; 211*4882a593Smuzhiyun compatible = "brcm,brcmstb-i2c"; 212*4882a593Smuzhiyun interrupt-parent = <&upg_irq0_intc>; 213*4882a593Smuzhiyun reg = <0x406300 0x58>; 214*4882a593Smuzhiyun interrupts = <26>; 215*4882a593Smuzhiyun interrupt-names = "upg_bsce"; 216*4882a593Smuzhiyun status = "disabled"; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun pwma: pwm@406580 { 220*4882a593Smuzhiyun compatible = "brcm,bcm7038-pwm"; 221*4882a593Smuzhiyun reg = <0x406580 0x28>; 222*4882a593Smuzhiyun #pwm-cells = <2>; 223*4882a593Smuzhiyun clocks = <&upg_clk>; 224*4882a593Smuzhiyun status = "disabled"; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun pwmb: pwm@406800 { 228*4882a593Smuzhiyun compatible = "brcm,bcm7038-pwm"; 229*4882a593Smuzhiyun reg = <0x406800 0x28>; 230*4882a593Smuzhiyun #pwm-cells = <2>; 231*4882a593Smuzhiyun clocks = <&upg_clk>; 232*4882a593Smuzhiyun status = "disabled"; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun watchdog: watchdog@4067e8 { 236*4882a593Smuzhiyun clocks = <&upg_clk>; 237*4882a593Smuzhiyun compatible = "brcm,bcm7038-wdt"; 238*4882a593Smuzhiyun reg = <0x4067e8 0x14>; 239*4882a593Smuzhiyun status = "disabled"; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun aon_pm_l2_intc: interrupt-controller@408440 { 243*4882a593Smuzhiyun compatible = "brcm,l2-intc"; 244*4882a593Smuzhiyun reg = <0x408440 0x30>; 245*4882a593Smuzhiyun interrupt-controller; 246*4882a593Smuzhiyun #interrupt-cells = <1>; 247*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 248*4882a593Smuzhiyun interrupts = <49>; 249*4882a593Smuzhiyun brcm,irq-can-wake; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun aon_ctrl: syscon@408000 { 253*4882a593Smuzhiyun compatible = "brcm,brcmstb-aon-ctrl"; 254*4882a593Smuzhiyun reg = <0x408000 0x100>, <0x408200 0x200>; 255*4882a593Smuzhiyun reg-names = "aon-ctrl", "aon-sram"; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun timers: timer@4067c0 { 259*4882a593Smuzhiyun compatible = "brcm,brcmstb-timers"; 260*4882a593Smuzhiyun reg = <0x4067c0 0x40>; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun upg_gio: gpio@406700 { 264*4882a593Smuzhiyun compatible = "brcm,brcmstb-gpio"; 265*4882a593Smuzhiyun reg = <0x406700 0x80>; 266*4882a593Smuzhiyun #gpio-cells = <2>; 267*4882a593Smuzhiyun #interrupt-cells = <2>; 268*4882a593Smuzhiyun gpio-controller; 269*4882a593Smuzhiyun interrupt-controller; 270*4882a593Smuzhiyun interrupt-parent = <&upg_irq0_intc>; 271*4882a593Smuzhiyun interrupts = <6>; 272*4882a593Smuzhiyun brcm,gpio-bank-widths = <32 32 32 21>; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun upg_gio_aon: gpio@4094c0 { 276*4882a593Smuzhiyun compatible = "brcm,brcmstb-gpio"; 277*4882a593Smuzhiyun reg = <0x4094c0 0x40>; 278*4882a593Smuzhiyun #gpio-cells = <2>; 279*4882a593Smuzhiyun #interrupt-cells = <2>; 280*4882a593Smuzhiyun gpio-controller; 281*4882a593Smuzhiyun interrupt-controller; 282*4882a593Smuzhiyun interrupt-parent = <&upg_aon_irq0_intc>; 283*4882a593Smuzhiyun interrupts = <6>; 284*4882a593Smuzhiyun interrupts-extended = <&upg_aon_irq0_intc 6>, 285*4882a593Smuzhiyun <&aon_pm_l2_intc 5>; 286*4882a593Smuzhiyun wakeup-source; 287*4882a593Smuzhiyun brcm,gpio-bank-widths = <18 4>; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun enet0: ethernet@b80000 { 291*4882a593Smuzhiyun phy-mode = "internal"; 292*4882a593Smuzhiyun phy-handle = <&phy1>; 293*4882a593Smuzhiyun mac-address = [ 00 10 18 36 23 1a ]; 294*4882a593Smuzhiyun compatible = "brcm,genet-v3"; 295*4882a593Smuzhiyun #address-cells = <0x1>; 296*4882a593Smuzhiyun #size-cells = <0x1>; 297*4882a593Smuzhiyun reg = <0xb80000 0x11c88>; 298*4882a593Smuzhiyun interrupts = <17>, <18>; 299*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 300*4882a593Smuzhiyun status = "disabled"; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun mdio@e14 { 303*4882a593Smuzhiyun compatible = "brcm,genet-mdio-v3"; 304*4882a593Smuzhiyun #address-cells = <0x1>; 305*4882a593Smuzhiyun #size-cells = <0x0>; 306*4882a593Smuzhiyun reg = <0xe14 0x8>; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun phy1: ethernet-phy@1 { 309*4882a593Smuzhiyun max-speed = <100>; 310*4882a593Smuzhiyun reg = <0x1>; 311*4882a593Smuzhiyun compatible = "brcm,40nm-ephy", 312*4882a593Smuzhiyun "ethernet-phy-ieee802.3-c22"; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun ehci0: usb@480300 { 318*4882a593Smuzhiyun compatible = "brcm,bcm7425-ehci", "generic-ehci"; 319*4882a593Smuzhiyun reg = <0x480300 0x100>; 320*4882a593Smuzhiyun native-endian; 321*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 322*4882a593Smuzhiyun interrupts = <65>; 323*4882a593Smuzhiyun status = "disabled"; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun ohci0: usb@480400 { 327*4882a593Smuzhiyun compatible = "brcm,bcm7425-ohci", "generic-ohci"; 328*4882a593Smuzhiyun reg = <0x480400 0x100>; 329*4882a593Smuzhiyun native-endian; 330*4882a593Smuzhiyun no-big-frame-no; 331*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 332*4882a593Smuzhiyun interrupts = <67>; 333*4882a593Smuzhiyun status = "disabled"; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun ehci1: usb@480500 { 337*4882a593Smuzhiyun compatible = "brcm,bcm7425-ehci", "generic-ehci"; 338*4882a593Smuzhiyun reg = <0x480500 0x100>; 339*4882a593Smuzhiyun native-endian; 340*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 341*4882a593Smuzhiyun interrupts = <66>; 342*4882a593Smuzhiyun status = "disabled"; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun ohci1: usb@480600 { 346*4882a593Smuzhiyun compatible = "brcm,bcm7425-ohci", "generic-ohci"; 347*4882a593Smuzhiyun reg = <0x480600 0x100>; 348*4882a593Smuzhiyun native-endian; 349*4882a593Smuzhiyun no-big-frame-no; 350*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 351*4882a593Smuzhiyun interrupts = <68>; 352*4882a593Smuzhiyun status = "disabled"; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun ehci2: usb@490300 { 356*4882a593Smuzhiyun compatible = "brcm,bcm7425-ehci", "generic-ehci"; 357*4882a593Smuzhiyun reg = <0x490300 0x100>; 358*4882a593Smuzhiyun native-endian; 359*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 360*4882a593Smuzhiyun interrupts = <70>; 361*4882a593Smuzhiyun status = "disabled"; 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun ohci2: usb@490400 { 365*4882a593Smuzhiyun compatible = "brcm,bcm7425-ohci", "generic-ohci"; 366*4882a593Smuzhiyun reg = <0x490400 0x100>; 367*4882a593Smuzhiyun native-endian; 368*4882a593Smuzhiyun no-big-frame-no; 369*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 370*4882a593Smuzhiyun interrupts = <72>; 371*4882a593Smuzhiyun status = "disabled"; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun ehci3: usb@490500 { 375*4882a593Smuzhiyun compatible = "brcm,bcm7425-ehci", "generic-ehci"; 376*4882a593Smuzhiyun reg = <0x490500 0x100>; 377*4882a593Smuzhiyun native-endian; 378*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 379*4882a593Smuzhiyun interrupts = <71>; 380*4882a593Smuzhiyun status = "disabled"; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun ohci3: usb@490600 { 384*4882a593Smuzhiyun compatible = "brcm,bcm7425-ohci", "generic-ohci"; 385*4882a593Smuzhiyun reg = <0x490600 0x100>; 386*4882a593Smuzhiyun native-endian; 387*4882a593Smuzhiyun no-big-frame-no; 388*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 389*4882a593Smuzhiyun interrupts = <73>; 390*4882a593Smuzhiyun status = "disabled"; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun hif_l2_intc: interrupt-controller@41a000 { 394*4882a593Smuzhiyun compatible = "brcm,l2-intc"; 395*4882a593Smuzhiyun reg = <0x41a000 0x30>; 396*4882a593Smuzhiyun interrupt-controller; 397*4882a593Smuzhiyun #interrupt-cells = <1>; 398*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 399*4882a593Smuzhiyun interrupts = <24>; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun nand: nand@41b800 { 403*4882a593Smuzhiyun compatible = "brcm,brcmnand-v5.0", "brcm,brcmnand"; 404*4882a593Smuzhiyun #address-cells = <1>; 405*4882a593Smuzhiyun #size-cells = <0>; 406*4882a593Smuzhiyun reg-names = "nand", "flash-edu"; 407*4882a593Smuzhiyun reg = <0x41b800 0x400>, <0x41bc00 0x24>; 408*4882a593Smuzhiyun interrupt-parent = <&hif_l2_intc>; 409*4882a593Smuzhiyun interrupts = <24>; 410*4882a593Smuzhiyun status = "disabled"; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun sata: sata@181000 { 414*4882a593Smuzhiyun compatible = "brcm,bcm7425-ahci", "brcm,sata3-ahci"; 415*4882a593Smuzhiyun reg-names = "ahci", "top-ctrl"; 416*4882a593Smuzhiyun reg = <0x181000 0xa9c>, <0x180020 0x1c>; 417*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 418*4882a593Smuzhiyun interrupts = <41>; 419*4882a593Smuzhiyun #address-cells = <1>; 420*4882a593Smuzhiyun #size-cells = <0>; 421*4882a593Smuzhiyun status = "disabled"; 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun sata0: sata-port@0 { 424*4882a593Smuzhiyun reg = <0>; 425*4882a593Smuzhiyun phys = <&sata_phy0>; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun sata1: sata-port@1 { 429*4882a593Smuzhiyun reg = <1>; 430*4882a593Smuzhiyun phys = <&sata_phy1>; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun sata_phy: sata-phy@180100 { 435*4882a593Smuzhiyun compatible = "brcm,bcm7425-sata-phy", "brcm,phy-sata3"; 436*4882a593Smuzhiyun reg = <0x180100 0x0eff>; 437*4882a593Smuzhiyun reg-names = "phy"; 438*4882a593Smuzhiyun #address-cells = <1>; 439*4882a593Smuzhiyun #size-cells = <0>; 440*4882a593Smuzhiyun status = "disabled"; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun sata_phy0: sata-phy@0 { 443*4882a593Smuzhiyun reg = <0>; 444*4882a593Smuzhiyun #phy-cells = <0>; 445*4882a593Smuzhiyun }; 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun sata_phy1: sata-phy@1 { 448*4882a593Smuzhiyun reg = <1>; 449*4882a593Smuzhiyun #phy-cells = <0>; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun sdhci0: sdhci@419000 { 454*4882a593Smuzhiyun compatible = "brcm,bcm7425-sdhci"; 455*4882a593Smuzhiyun reg = <0x419000 0x100>; 456*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 457*4882a593Smuzhiyun interrupts = <43>; 458*4882a593Smuzhiyun sd-uhs-sdr50; 459*4882a593Smuzhiyun mmc-hs200-1_8v; 460*4882a593Smuzhiyun status = "disabled"; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun sdhci1: sdhci@419200 { 464*4882a593Smuzhiyun compatible = "brcm,bcm7425-sdhci"; 465*4882a593Smuzhiyun reg = <0x419200 0x100>; 466*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 467*4882a593Smuzhiyun interrupts = <44>; 468*4882a593Smuzhiyun sd-uhs-sdr50; 469*4882a593Smuzhiyun mmc-hs200-1_8v; 470*4882a593Smuzhiyun status = "disabled"; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun spi_l2_intc: interrupt-controller@41ad00 { 474*4882a593Smuzhiyun compatible = "brcm,l2-intc"; 475*4882a593Smuzhiyun reg = <0x41ad00 0x30>; 476*4882a593Smuzhiyun interrupt-controller; 477*4882a593Smuzhiyun #interrupt-cells = <1>; 478*4882a593Smuzhiyun interrupt-parent = <&periph_intc>; 479*4882a593Smuzhiyun interrupts = <25>; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun qspi: spi@41c000 { 483*4882a593Smuzhiyun #address-cells = <0x1>; 484*4882a593Smuzhiyun #size-cells = <0x0>; 485*4882a593Smuzhiyun compatible = "brcm,spi-bcm-qspi", 486*4882a593Smuzhiyun "brcm,spi-brcmstb-qspi"; 487*4882a593Smuzhiyun clocks = <&upg_clk>; 488*4882a593Smuzhiyun reg = <0x419920 0x4 0x41c200 0x188 0x41c000 0x50>; 489*4882a593Smuzhiyun reg-names = "cs_reg", "hif_mspi", "bspi"; 490*4882a593Smuzhiyun interrupts = <0x0 0x1 0x2 0x3 0x4 0x5 0x6>; 491*4882a593Smuzhiyun interrupt-parent = <&spi_l2_intc>; 492*4882a593Smuzhiyun interrupt-names = "spi_lr_fullness_reached", 493*4882a593Smuzhiyun "spi_lr_session_aborted", 494*4882a593Smuzhiyun "spi_lr_impatient", 495*4882a593Smuzhiyun "spi_lr_session_done", 496*4882a593Smuzhiyun "spi_lr_overread", 497*4882a593Smuzhiyun "mspi_done", 498*4882a593Smuzhiyun "mspi_halted"; 499*4882a593Smuzhiyun status = "disabled"; 500*4882a593Smuzhiyun }; 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun mspi: spi@409200 { 503*4882a593Smuzhiyun #address-cells = <1>; 504*4882a593Smuzhiyun #size-cells = <0>; 505*4882a593Smuzhiyun compatible = "brcm,spi-bcm-qspi", 506*4882a593Smuzhiyun "brcm,spi-brcmstb-mspi"; 507*4882a593Smuzhiyun clocks = <&upg_clk>; 508*4882a593Smuzhiyun reg = <0x409200 0x180>; 509*4882a593Smuzhiyun reg-names = "mspi"; 510*4882a593Smuzhiyun interrupts = <0x14>; 511*4882a593Smuzhiyun interrupt-parent = <&upg_aon_irq0_intc>; 512*4882a593Smuzhiyun interrupt-names = "mspi_done"; 513*4882a593Smuzhiyun status = "disabled"; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun waketimer: waketimer@409580 { 517*4882a593Smuzhiyun compatible = "brcm,brcmstb-waketimer"; 518*4882a593Smuzhiyun reg = <0x409580 0x14>; 519*4882a593Smuzhiyun interrupts = <0x3>; 520*4882a593Smuzhiyun interrupt-parent = <&aon_pm_l2_intc>; 521*4882a593Smuzhiyun interrupt-names = "timer"; 522*4882a593Smuzhiyun clocks = <&upg_clk>; 523*4882a593Smuzhiyun status = "disabled"; 524*4882a593Smuzhiyun }; 525*4882a593Smuzhiyun }; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun memory_controllers { 528*4882a593Smuzhiyun compatible = "simple-bus"; 529*4882a593Smuzhiyun ranges = <0x0 0x103b0000 0x1a000>; 530*4882a593Smuzhiyun #address-cells = <1>; 531*4882a593Smuzhiyun #size-cells = <1>; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun memory-controller@0 { 534*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc", "simple-bus"; 535*4882a593Smuzhiyun ranges = <0x0 0x0 0xa000>; 536*4882a593Smuzhiyun #address-cells = <1>; 537*4882a593Smuzhiyun #size-cells = <1>; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun memc-arb@1000 { 540*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc-arb"; 541*4882a593Smuzhiyun reg = <0x1000 0x248>; 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun memc-ddr@2000 { 545*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc-ddr"; 546*4882a593Smuzhiyun reg = <0x2000 0x300>; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun ddr-phy@6000 { 550*4882a593Smuzhiyun compatible = "brcm,brcmstb-ddr-phy"; 551*4882a593Smuzhiyun reg = <0x6000 0xc8>; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun shimphy@8000 { 555*4882a593Smuzhiyun compatible = "brcm,brcmstb-ddr-shimphy"; 556*4882a593Smuzhiyun reg = <0x8000 0x13c>; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun }; 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun memory-controller@1 { 561*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc", "simple-bus"; 562*4882a593Smuzhiyun ranges = <0x0 0x10000 0xa000>; 563*4882a593Smuzhiyun #address-cells = <1>; 564*4882a593Smuzhiyun #size-cells = <1>; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun memc-arb@1000 { 567*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc-arb"; 568*4882a593Smuzhiyun reg = <0x1000 0x248>; 569*4882a593Smuzhiyun }; 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun memc-ddr@2000 { 572*4882a593Smuzhiyun compatible = "brcm,brcmstb-memc-ddr"; 573*4882a593Smuzhiyun reg = <0x2000 0x300>; 574*4882a593Smuzhiyun }; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun ddr-phy@6000 { 577*4882a593Smuzhiyun compatible = "brcm,brcmstb-ddr-phy"; 578*4882a593Smuzhiyun reg = <0x6000 0xc8>; 579*4882a593Smuzhiyun }; 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun shimphy@8000 { 582*4882a593Smuzhiyun compatible = "brcm,brcmstb-ddr-shimphy"; 583*4882a593Smuzhiyun reg = <0x8000 0x13c>; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun }; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun}; 588