xref: /OK3568_Linux_fs/kernel/arch/mips/boot/dts/brcm/bcm7362.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/ {
3*4882a593Smuzhiyun	#address-cells = <1>;
4*4882a593Smuzhiyun	#size-cells = <1>;
5*4882a593Smuzhiyun	compatible = "brcm,bcm7362";
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun	cpus {
8*4882a593Smuzhiyun		#address-cells = <1>;
9*4882a593Smuzhiyun		#size-cells = <0>;
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun		mips-hpt-frequency = <375000000>;
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun		cpu@0 {
14*4882a593Smuzhiyun			compatible = "brcm,bmips4380";
15*4882a593Smuzhiyun			device_type = "cpu";
16*4882a593Smuzhiyun			reg = <0>;
17*4882a593Smuzhiyun		};
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun		cpu@1 {
20*4882a593Smuzhiyun			compatible = "brcm,bmips4380";
21*4882a593Smuzhiyun			device_type = "cpu";
22*4882a593Smuzhiyun			reg = <1>;
23*4882a593Smuzhiyun		};
24*4882a593Smuzhiyun	};
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun	aliases {
27*4882a593Smuzhiyun		uart0 = &uart0;
28*4882a593Smuzhiyun	};
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun	cpu_intc: interrupt-controller {
31*4882a593Smuzhiyun		#address-cells = <0>;
32*4882a593Smuzhiyun		compatible = "mti,cpu-interrupt-controller";
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun		interrupt-controller;
35*4882a593Smuzhiyun		#interrupt-cells = <1>;
36*4882a593Smuzhiyun	};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun	clocks {
39*4882a593Smuzhiyun		uart_clk: uart_clk {
40*4882a593Smuzhiyun			compatible = "fixed-clock";
41*4882a593Smuzhiyun			#clock-cells = <0>;
42*4882a593Smuzhiyun			clock-frequency = <81000000>;
43*4882a593Smuzhiyun		};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun		upg_clk: upg_clk {
46*4882a593Smuzhiyun			compatible = "fixed-clock";
47*4882a593Smuzhiyun			#clock-cells = <0>;
48*4882a593Smuzhiyun			clock-frequency = <27000000>;
49*4882a593Smuzhiyun		};
50*4882a593Smuzhiyun	};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun	rdb {
53*4882a593Smuzhiyun		#address-cells = <1>;
54*4882a593Smuzhiyun		#size-cells = <1>;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		compatible = "simple-bus";
57*4882a593Smuzhiyun		ranges = <0 0x10000000 0x01000000>;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		periph_intc: interrupt-controller@411400 {
60*4882a593Smuzhiyun			compatible = "brcm,bcm7038-l1-intc";
61*4882a593Smuzhiyun			reg = <0x411400 0x30>, <0x411600 0x30>;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun			interrupt-controller;
64*4882a593Smuzhiyun			#interrupt-cells = <1>;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun			interrupt-parent = <&cpu_intc>;
67*4882a593Smuzhiyun			interrupts = <2>, <3>;
68*4882a593Smuzhiyun		};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		sun_l2_intc: interrupt-controller@403000 {
71*4882a593Smuzhiyun			compatible = "brcm,l2-intc";
72*4882a593Smuzhiyun			reg = <0x403000 0x30>;
73*4882a593Smuzhiyun			interrupt-controller;
74*4882a593Smuzhiyun			#interrupt-cells = <1>;
75*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
76*4882a593Smuzhiyun			interrupts = <48>;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		gisb-arb@400000 {
80*4882a593Smuzhiyun			compatible = "brcm,bcm7400-gisb-arb";
81*4882a593Smuzhiyun			reg = <0x400000 0xdc>;
82*4882a593Smuzhiyun			native-endian;
83*4882a593Smuzhiyun			interrupt-parent = <&sun_l2_intc>;
84*4882a593Smuzhiyun			interrupts = <0>, <2>;
85*4882a593Smuzhiyun			brcm,gisb-arb-master-mask = <0x2f3>;
86*4882a593Smuzhiyun			brcm,gisb-arb-master-names = "ssp_0", "cpu_0", "bsp_0",
87*4882a593Smuzhiyun						     "rdc_0", "raaga_0",
88*4882a593Smuzhiyun						     "avd_0", "jtag_0";
89*4882a593Smuzhiyun		};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun		upg_irq0_intc: interrupt-controller@406600 {
92*4882a593Smuzhiyun			compatible = "brcm,bcm7120-l2-intc";
93*4882a593Smuzhiyun			reg = <0x406600 0x8>;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun			brcm,int-map-mask = <0x44>, <0x7000000>;
96*4882a593Smuzhiyun			brcm,int-fwd-mask = <0x70000>;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun			interrupt-controller;
99*4882a593Smuzhiyun			#interrupt-cells = <1>;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
102*4882a593Smuzhiyun			interrupts = <56>, <54>;
103*4882a593Smuzhiyun			interrupt-names = "upg_main", "upg_bsc";
104*4882a593Smuzhiyun		};
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun		upg_aon_irq0_intc: interrupt-controller@408b80 {
107*4882a593Smuzhiyun			compatible = "brcm,bcm7120-l2-intc";
108*4882a593Smuzhiyun			reg = <0x408b80 0x8>;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun			brcm,int-map-mask = <0x40>, <0x8000000>, <0x100000>;
111*4882a593Smuzhiyun			brcm,int-fwd-mask = <0>;
112*4882a593Smuzhiyun			brcm,irq-can-wake;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun			interrupt-controller;
115*4882a593Smuzhiyun			#interrupt-cells = <1>;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
118*4882a593Smuzhiyun			interrupts = <57>, <55>, <59>;
119*4882a593Smuzhiyun			interrupt-names = "upg_main_aon", "upg_bsc_aon",
120*4882a593Smuzhiyun					  "upg_spi";
121*4882a593Smuzhiyun		};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun		sun_top_ctrl: syscon@404000 {
124*4882a593Smuzhiyun			compatible = "brcm,bcm7362-sun-top-ctrl", "syscon";
125*4882a593Smuzhiyun			reg = <0x404000 0x51c>;
126*4882a593Smuzhiyun			native-endian;
127*4882a593Smuzhiyun		};
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun		reboot {
130*4882a593Smuzhiyun			compatible = "brcm,brcmstb-reboot";
131*4882a593Smuzhiyun			syscon = <&sun_top_ctrl 0x304 0x308>;
132*4882a593Smuzhiyun		};
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun		uart0: serial@406800 {
135*4882a593Smuzhiyun			compatible = "ns16550a";
136*4882a593Smuzhiyun			reg = <0x406800 0x20>;
137*4882a593Smuzhiyun			reg-io-width = <0x4>;
138*4882a593Smuzhiyun			reg-shift = <0x2>;
139*4882a593Smuzhiyun			native-endian;
140*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
141*4882a593Smuzhiyun			interrupts = <61>;
142*4882a593Smuzhiyun			clocks = <&uart_clk>;
143*4882a593Smuzhiyun			status = "disabled";
144*4882a593Smuzhiyun		};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun		uart1: serial@406840 {
147*4882a593Smuzhiyun			compatible = "ns16550a";
148*4882a593Smuzhiyun			reg = <0x406840 0x20>;
149*4882a593Smuzhiyun			reg-io-width = <0x4>;
150*4882a593Smuzhiyun			reg-shift = <0x2>;
151*4882a593Smuzhiyun			native-endian;
152*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
153*4882a593Smuzhiyun			interrupts = <62>;
154*4882a593Smuzhiyun			clocks = <&uart_clk>;
155*4882a593Smuzhiyun			status = "disabled";
156*4882a593Smuzhiyun		};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun		uart2: serial@406880 {
159*4882a593Smuzhiyun			compatible = "ns16550a";
160*4882a593Smuzhiyun			reg = <0x406880 0x20>;
161*4882a593Smuzhiyun			reg-io-width = <0x4>;
162*4882a593Smuzhiyun			reg-shift = <0x2>;
163*4882a593Smuzhiyun			native-endian;
164*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
165*4882a593Smuzhiyun			interrupts = <63>;
166*4882a593Smuzhiyun			clocks = <&uart_clk>;
167*4882a593Smuzhiyun			status = "disabled";
168*4882a593Smuzhiyun		};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun		bsca: i2c@406200 {
171*4882a593Smuzhiyun		      clock-frequency = <390000>;
172*4882a593Smuzhiyun		      compatible = "brcm,brcmstb-i2c";
173*4882a593Smuzhiyun		      interrupt-parent = <&upg_irq0_intc>;
174*4882a593Smuzhiyun		      reg = <0x406200 0x58>;
175*4882a593Smuzhiyun		      interrupts = <24>;
176*4882a593Smuzhiyun		      interrupt-names = "upg_bsca";
177*4882a593Smuzhiyun		      status = "disabled";
178*4882a593Smuzhiyun		};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun		bscb: i2c@406280 {
181*4882a593Smuzhiyun		      clock-frequency = <390000>;
182*4882a593Smuzhiyun		      compatible = "brcm,brcmstb-i2c";
183*4882a593Smuzhiyun		      interrupt-parent = <&upg_irq0_intc>;
184*4882a593Smuzhiyun		      reg = <0x406280 0x58>;
185*4882a593Smuzhiyun		      interrupts = <25>;
186*4882a593Smuzhiyun		      interrupt-names = "upg_bscb";
187*4882a593Smuzhiyun		      status = "disabled";
188*4882a593Smuzhiyun		};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun		bscd: i2c@408980 {
191*4882a593Smuzhiyun		      clock-frequency = <390000>;
192*4882a593Smuzhiyun		      compatible = "brcm,brcmstb-i2c";
193*4882a593Smuzhiyun		      interrupt-parent = <&upg_aon_irq0_intc>;
194*4882a593Smuzhiyun		      reg = <0x408980 0x58>;
195*4882a593Smuzhiyun		      interrupts = <27>;
196*4882a593Smuzhiyun		      interrupt-names = "upg_bscd";
197*4882a593Smuzhiyun		      status = "disabled";
198*4882a593Smuzhiyun		};
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun		pwma: pwm@406400 {
201*4882a593Smuzhiyun			compatible = "brcm,bcm7038-pwm";
202*4882a593Smuzhiyun			reg = <0x406400 0x28>;
203*4882a593Smuzhiyun			#pwm-cells = <2>;
204*4882a593Smuzhiyun			clocks = <&upg_clk>;
205*4882a593Smuzhiyun			status = "disabled";
206*4882a593Smuzhiyun		};
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun		watchdog: watchdog@4066a8 {
209*4882a593Smuzhiyun			clocks = <&upg_clk>;
210*4882a593Smuzhiyun			compatible = "brcm,bcm7038-wdt";
211*4882a593Smuzhiyun			reg = <0x4066a8 0x14>;
212*4882a593Smuzhiyun			status = "disabled";
213*4882a593Smuzhiyun		};
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun		aon_pm_l2_intc: interrupt-controller@408440 {
216*4882a593Smuzhiyun			compatible = "brcm,l2-intc";
217*4882a593Smuzhiyun			reg = <0x408440 0x30>;
218*4882a593Smuzhiyun			interrupt-controller;
219*4882a593Smuzhiyun			#interrupt-cells = <1>;
220*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
221*4882a593Smuzhiyun			interrupts = <50>;
222*4882a593Smuzhiyun			brcm,irq-can-wake;
223*4882a593Smuzhiyun		};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun		aon_ctrl: syscon@408000 {
226*4882a593Smuzhiyun			compatible = "brcm,brcmstb-aon-ctrl";
227*4882a593Smuzhiyun			reg = <0x408000 0x100>, <0x408200 0x200>;
228*4882a593Smuzhiyun			reg-names = "aon-ctrl", "aon-sram";
229*4882a593Smuzhiyun		};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun		timers: timer@406680 {
232*4882a593Smuzhiyun			compatible = "brcm,brcmstb-timers";
233*4882a593Smuzhiyun			reg = <0x406680 0x40>;
234*4882a593Smuzhiyun		};
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun		upg_gio: gpio@406500 {
237*4882a593Smuzhiyun			compatible = "brcm,brcmstb-gpio";
238*4882a593Smuzhiyun			reg = <0x406500 0xa0>;
239*4882a593Smuzhiyun			#gpio-cells = <2>;
240*4882a593Smuzhiyun			#interrupt-cells = <2>;
241*4882a593Smuzhiyun			gpio-controller;
242*4882a593Smuzhiyun			interrupt-controller;
243*4882a593Smuzhiyun			interrupt-parent = <&upg_irq0_intc>;
244*4882a593Smuzhiyun			interrupts = <6>;
245*4882a593Smuzhiyun			brcm,gpio-bank-widths = <32 32 32 29 4>;
246*4882a593Smuzhiyun		};
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun		upg_gio_aon: gpio@408c00 {
249*4882a593Smuzhiyun			compatible = "brcm,brcmstb-gpio";
250*4882a593Smuzhiyun			reg = <0x408c00 0x60>;
251*4882a593Smuzhiyun			#gpio-cells = <2>;
252*4882a593Smuzhiyun			#interrupt-cells = <2>;
253*4882a593Smuzhiyun			gpio-controller;
254*4882a593Smuzhiyun			interrupt-controller;
255*4882a593Smuzhiyun			interrupt-parent = <&upg_aon_irq0_intc>;
256*4882a593Smuzhiyun			interrupts = <6>;
257*4882a593Smuzhiyun			interrupts-extended = <&upg_aon_irq0_intc 6>,
258*4882a593Smuzhiyun					      <&aon_pm_l2_intc 5>;
259*4882a593Smuzhiyun			wakeup-source;
260*4882a593Smuzhiyun			brcm,gpio-bank-widths = <21 32 2>;
261*4882a593Smuzhiyun		};
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun		enet0: ethernet@430000 {
264*4882a593Smuzhiyun			phy-mode = "internal";
265*4882a593Smuzhiyun			phy-handle = <&phy1>;
266*4882a593Smuzhiyun			mac-address = [ 00 10 18 36 23 1a ];
267*4882a593Smuzhiyun			compatible = "brcm,genet-v2";
268*4882a593Smuzhiyun			#address-cells = <0x1>;
269*4882a593Smuzhiyun			#size-cells = <0x1>;
270*4882a593Smuzhiyun			reg = <0x430000 0x4c8c>;
271*4882a593Smuzhiyun			interrupts = <24>, <25>;
272*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
273*4882a593Smuzhiyun			status = "disabled";
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun			mdio@e14 {
276*4882a593Smuzhiyun				compatible = "brcm,genet-mdio-v2";
277*4882a593Smuzhiyun				#address-cells = <0x1>;
278*4882a593Smuzhiyun				#size-cells = <0x0>;
279*4882a593Smuzhiyun				reg = <0xe14 0x8>;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun				phy1: ethernet-phy@1 {
282*4882a593Smuzhiyun					max-speed = <100>;
283*4882a593Smuzhiyun					reg = <0x1>;
284*4882a593Smuzhiyun					compatible = "brcm,40nm-ephy",
285*4882a593Smuzhiyun						"ethernet-phy-ieee802.3-c22";
286*4882a593Smuzhiyun				};
287*4882a593Smuzhiyun			};
288*4882a593Smuzhiyun		};
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun		ehci0: usb@480300 {
291*4882a593Smuzhiyun			compatible = "brcm,bcm7362-ehci", "generic-ehci";
292*4882a593Smuzhiyun			reg = <0x480300 0x100>;
293*4882a593Smuzhiyun			native-endian;
294*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
295*4882a593Smuzhiyun			interrupts = <65>;
296*4882a593Smuzhiyun			status = "disabled";
297*4882a593Smuzhiyun		};
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun		ohci0: usb@480400 {
300*4882a593Smuzhiyun			compatible = "brcm,bcm7362-ohci", "generic-ohci";
301*4882a593Smuzhiyun			reg = <0x480400 0x100>;
302*4882a593Smuzhiyun			native-endian;
303*4882a593Smuzhiyun			no-big-frame-no;
304*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
305*4882a593Smuzhiyun			interrupts = <66>;
306*4882a593Smuzhiyun			status = "disabled";
307*4882a593Smuzhiyun		};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun		hif_l2_intc: interrupt-controller@411000 {
310*4882a593Smuzhiyun			compatible = "brcm,l2-intc";
311*4882a593Smuzhiyun			reg = <0x411000 0x30>;
312*4882a593Smuzhiyun			interrupt-controller;
313*4882a593Smuzhiyun			#interrupt-cells = <1>;
314*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
315*4882a593Smuzhiyun			interrupts = <30>;
316*4882a593Smuzhiyun		};
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun		nand: nand@412800 {
319*4882a593Smuzhiyun			compatible = "brcm,brcmnand-v5.0", "brcm,brcmnand";
320*4882a593Smuzhiyun			#address-cells = <1>;
321*4882a593Smuzhiyun			#size-cells = <0>;
322*4882a593Smuzhiyun			reg-names = "nand";
323*4882a593Smuzhiyun			reg = <0x412800 0x400>;
324*4882a593Smuzhiyun			interrupt-parent = <&hif_l2_intc>;
325*4882a593Smuzhiyun			interrupts = <24>;
326*4882a593Smuzhiyun			status = "disabled";
327*4882a593Smuzhiyun		};
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun		sata: sata@181000 {
330*4882a593Smuzhiyun			compatible = "brcm,bcm7425-ahci", "brcm,sata3-ahci";
331*4882a593Smuzhiyun			reg-names = "ahci", "top-ctrl";
332*4882a593Smuzhiyun			reg = <0x181000 0xa9c>, <0x180020 0x1c>;
333*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
334*4882a593Smuzhiyun			interrupts = <86>;
335*4882a593Smuzhiyun			#address-cells = <1>;
336*4882a593Smuzhiyun			#size-cells = <0>;
337*4882a593Smuzhiyun			status = "disabled";
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun			sata0: sata-port@0 {
340*4882a593Smuzhiyun				reg = <0>;
341*4882a593Smuzhiyun				phys = <&sata_phy0>;
342*4882a593Smuzhiyun			};
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun			sata1: sata-port@1 {
345*4882a593Smuzhiyun				reg = <1>;
346*4882a593Smuzhiyun				phys = <&sata_phy1>;
347*4882a593Smuzhiyun			};
348*4882a593Smuzhiyun		};
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun		sata_phy: sata-phy@180100 {
351*4882a593Smuzhiyun			compatible = "brcm,bcm7425-sata-phy", "brcm,phy-sata3";
352*4882a593Smuzhiyun			reg = <0x180100 0x0eff>;
353*4882a593Smuzhiyun			reg-names = "phy";
354*4882a593Smuzhiyun			#address-cells = <1>;
355*4882a593Smuzhiyun			#size-cells = <0>;
356*4882a593Smuzhiyun			status = "disabled";
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun			sata_phy0: sata-phy@0 {
359*4882a593Smuzhiyun				reg = <0>;
360*4882a593Smuzhiyun				#phy-cells = <0>;
361*4882a593Smuzhiyun			};
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun			sata_phy1: sata-phy@1 {
364*4882a593Smuzhiyun				reg = <1>;
365*4882a593Smuzhiyun				#phy-cells = <0>;
366*4882a593Smuzhiyun			};
367*4882a593Smuzhiyun		};
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun		sdhci0: sdhci@410000 {
370*4882a593Smuzhiyun			compatible = "brcm,bcm7425-sdhci";
371*4882a593Smuzhiyun			reg = <0x410000 0x100>;
372*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
373*4882a593Smuzhiyun			interrupts = <82>;
374*4882a593Smuzhiyun			status = "disabled";
375*4882a593Smuzhiyun		};
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun		spi_l2_intc: interrupt-controller@411d00 {
378*4882a593Smuzhiyun			compatible = "brcm,l2-intc";
379*4882a593Smuzhiyun			reg = <0x411d00 0x30>;
380*4882a593Smuzhiyun			interrupt-controller;
381*4882a593Smuzhiyun			#interrupt-cells = <1>;
382*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
383*4882a593Smuzhiyun			interrupts = <31>;
384*4882a593Smuzhiyun		};
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun		qspi: spi@413000 {
387*4882a593Smuzhiyun			#address-cells = <0x1>;
388*4882a593Smuzhiyun			#size-cells = <0x0>;
389*4882a593Smuzhiyun			compatible = "brcm,spi-bcm-qspi",
390*4882a593Smuzhiyun				     "brcm,spi-brcmstb-qspi";
391*4882a593Smuzhiyun			clocks = <&upg_clk>;
392*4882a593Smuzhiyun			reg = <0x410920 0x4 0x413200 0x188 0x413000 0x50>;
393*4882a593Smuzhiyun			reg-names = "cs_reg", "hif_mspi", "bspi";
394*4882a593Smuzhiyun			interrupts = <0x0 0x1 0x2 0x3 0x4 0x5 0x6>;
395*4882a593Smuzhiyun			interrupt-parent = <&spi_l2_intc>;
396*4882a593Smuzhiyun			interrupt-names = "spi_lr_fullness_reached",
397*4882a593Smuzhiyun					  "spi_lr_session_aborted",
398*4882a593Smuzhiyun					  "spi_lr_impatient",
399*4882a593Smuzhiyun					  "spi_lr_session_done",
400*4882a593Smuzhiyun					  "spi_lr_overread",
401*4882a593Smuzhiyun					  "mspi_done",
402*4882a593Smuzhiyun					  "mspi_halted";
403*4882a593Smuzhiyun			status = "disabled";
404*4882a593Smuzhiyun		};
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun		mspi: spi@408a00 {
407*4882a593Smuzhiyun			#address-cells = <1>;
408*4882a593Smuzhiyun			#size-cells = <0>;
409*4882a593Smuzhiyun			compatible = "brcm,spi-bcm-qspi",
410*4882a593Smuzhiyun				     "brcm,spi-brcmstb-mspi";
411*4882a593Smuzhiyun			clocks = <&upg_clk>;
412*4882a593Smuzhiyun			reg = <0x408a00 0x180>;
413*4882a593Smuzhiyun			reg-names = "mspi";
414*4882a593Smuzhiyun			interrupts = <0x14>;
415*4882a593Smuzhiyun			interrupt-parent = <&upg_aon_irq0_intc>;
416*4882a593Smuzhiyun			interrupt-names = "mspi_done";
417*4882a593Smuzhiyun			status = "disabled";
418*4882a593Smuzhiyun		};
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun		waketimer: waketimer@408e80 {
421*4882a593Smuzhiyun			compatible = "brcm,brcmstb-waketimer";
422*4882a593Smuzhiyun			reg = <0x408e80 0x14>;
423*4882a593Smuzhiyun			interrupts = <0x3>;
424*4882a593Smuzhiyun			interrupt-parent = <&aon_pm_l2_intc>;
425*4882a593Smuzhiyun			interrupt-names = "timer";
426*4882a593Smuzhiyun			clocks = <&upg_clk>;
427*4882a593Smuzhiyun			status = "disabled";
428*4882a593Smuzhiyun		};
429*4882a593Smuzhiyun	};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun	memory_controllers {
432*4882a593Smuzhiyun		compatible = "simple-bus";
433*4882a593Smuzhiyun		ranges = <0x0 0x103b0000 0xa000>;
434*4882a593Smuzhiyun		#address-cells = <1>;
435*4882a593Smuzhiyun		#size-cells = <1>;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun		memory-controller@0 {
438*4882a593Smuzhiyun			compatible = "brcm,brcmstb-memc", "simple-bus";
439*4882a593Smuzhiyun			ranges = <0x0 0x0 0xa000>;
440*4882a593Smuzhiyun			#address-cells = <1>;
441*4882a593Smuzhiyun			#size-cells = <1>;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun			memc-arb@1000 {
444*4882a593Smuzhiyun				compatible = "brcm,brcmstb-memc-arb";
445*4882a593Smuzhiyun				reg = <0x1000 0x248>;
446*4882a593Smuzhiyun			};
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun			memc-ddr@2000 {
449*4882a593Smuzhiyun				compatible = "brcm,brcmstb-memc-ddr";
450*4882a593Smuzhiyun				reg = <0x2000 0x300>;
451*4882a593Smuzhiyun			};
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun			ddr-phy@6000 {
454*4882a593Smuzhiyun				compatible = "brcm,brcmstb-ddr-phy";
455*4882a593Smuzhiyun				reg = <0x6000 0xc8>;
456*4882a593Smuzhiyun			};
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun			shimphy@8000 {
459*4882a593Smuzhiyun				compatible = "brcm,brcmstb-ddr-shimphy";
460*4882a593Smuzhiyun				reg = <0x8000 0x13c>;
461*4882a593Smuzhiyun			};
462*4882a593Smuzhiyun		};
463*4882a593Smuzhiyun	};
464*4882a593Smuzhiyun};
465