xref: /OK3568_Linux_fs/kernel/arch/mips/boot/dts/brcm/bcm7125.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/ {
3*4882a593Smuzhiyun	#address-cells = <1>;
4*4882a593Smuzhiyun	#size-cells = <1>;
5*4882a593Smuzhiyun	compatible = "brcm,bcm7125";
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun	cpus {
8*4882a593Smuzhiyun		#address-cells = <1>;
9*4882a593Smuzhiyun		#size-cells = <0>;
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun		mips-hpt-frequency = <202500000>;
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun		cpu@0 {
14*4882a593Smuzhiyun			compatible = "brcm,bmips4380";
15*4882a593Smuzhiyun			device_type = "cpu";
16*4882a593Smuzhiyun			reg = <0>;
17*4882a593Smuzhiyun		};
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun		cpu@1 {
20*4882a593Smuzhiyun			compatible = "brcm,bmips4380";
21*4882a593Smuzhiyun			device_type = "cpu";
22*4882a593Smuzhiyun			reg = <1>;
23*4882a593Smuzhiyun		};
24*4882a593Smuzhiyun	};
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun	aliases {
27*4882a593Smuzhiyun		uart0 = &uart0;
28*4882a593Smuzhiyun	};
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun	cpu_intc: interrupt-controller {
31*4882a593Smuzhiyun		#address-cells = <0>;
32*4882a593Smuzhiyun		compatible = "mti,cpu-interrupt-controller";
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun		interrupt-controller;
35*4882a593Smuzhiyun		#interrupt-cells = <1>;
36*4882a593Smuzhiyun	};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun	clocks {
39*4882a593Smuzhiyun		uart_clk: uart_clk {
40*4882a593Smuzhiyun			compatible = "fixed-clock";
41*4882a593Smuzhiyun			#clock-cells = <0>;
42*4882a593Smuzhiyun			clock-frequency = <81000000>;
43*4882a593Smuzhiyun		};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun		upg_clk: upg_clk {
46*4882a593Smuzhiyun			compatible = "fixed-clock";
47*4882a593Smuzhiyun			#clock-cells = <0>;
48*4882a593Smuzhiyun			clock-frequency = <27000000>;
49*4882a593Smuzhiyun		};
50*4882a593Smuzhiyun	};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun	rdb {
53*4882a593Smuzhiyun		#address-cells = <1>;
54*4882a593Smuzhiyun		#size-cells = <1>;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		compatible = "simple-bus";
57*4882a593Smuzhiyun		ranges = <0 0x10000000 0x01000000>;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		periph_intc: interrupt-controller@441400 {
60*4882a593Smuzhiyun			compatible = "brcm,bcm7038-l1-intc";
61*4882a593Smuzhiyun			reg = <0x441400 0x30>, <0x441600 0x30>;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun			interrupt-controller;
64*4882a593Smuzhiyun			#interrupt-cells = <1>;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun			interrupt-parent = <&cpu_intc>;
67*4882a593Smuzhiyun			interrupts = <2>, <3>;
68*4882a593Smuzhiyun		};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		sun_l2_intc: interrupt-controller@401800 {
71*4882a593Smuzhiyun			compatible = "brcm,l2-intc";
72*4882a593Smuzhiyun			reg = <0x401800 0x30>;
73*4882a593Smuzhiyun			interrupt-controller;
74*4882a593Smuzhiyun			#interrupt-cells = <1>;
75*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
76*4882a593Smuzhiyun			interrupts = <23>;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		gisb-arb@400000 {
80*4882a593Smuzhiyun			compatible = "brcm,bcm7400-gisb-arb";
81*4882a593Smuzhiyun			reg = <0x400000 0xdc>;
82*4882a593Smuzhiyun			native-endian;
83*4882a593Smuzhiyun			interrupt-parent = <&sun_l2_intc>;
84*4882a593Smuzhiyun			interrupts = <0>, <2>;
85*4882a593Smuzhiyun			brcm,gisb-arb-master-mask = <0x2f7>;
86*4882a593Smuzhiyun			brcm,gisb-arb-master-names = "ssp_0", "cpu_0", "pci_0",
87*4882a593Smuzhiyun						     "bsp_0", "rdc_0", "rptd_0",
88*4882a593Smuzhiyun						     "avd_0", "jtag_0";
89*4882a593Smuzhiyun		};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun		upg_irq0_intc: interrupt-controller@406780 {
92*4882a593Smuzhiyun			compatible = "brcm,bcm7120-l2-intc";
93*4882a593Smuzhiyun			reg = <0x406780 0x8>;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun			brcm,int-map-mask = <0x44>, <0xf000000>, <0x100000>;
96*4882a593Smuzhiyun			brcm,int-fwd-mask = <0x70000>;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun			interrupt-controller;
99*4882a593Smuzhiyun			#interrupt-cells = <1>;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
102*4882a593Smuzhiyun			interrupts = <18>, <19>, <20>;
103*4882a593Smuzhiyun			interrupt-names = "upg_main", "upg_bsc", "upg_spi";
104*4882a593Smuzhiyun		};
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun		sun_top_ctrl: syscon@404000 {
107*4882a593Smuzhiyun			compatible = "brcm,bcm7125-sun-top-ctrl", "syscon";
108*4882a593Smuzhiyun			reg = <0x404000 0x60c>;
109*4882a593Smuzhiyun			native-endian;
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun		reboot {
113*4882a593Smuzhiyun			compatible = "brcm,bcm7038-reboot";
114*4882a593Smuzhiyun			syscon = <&sun_top_ctrl 0x8 0x14>;
115*4882a593Smuzhiyun		};
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun		uart0: serial@406b00 {
118*4882a593Smuzhiyun			compatible = "ns16550a";
119*4882a593Smuzhiyun			reg = <0x406b00 0x20>;
120*4882a593Smuzhiyun			reg-io-width = <0x4>;
121*4882a593Smuzhiyun			reg-shift = <0x2>;
122*4882a593Smuzhiyun			native-endian;
123*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
124*4882a593Smuzhiyun			interrupts = <21>;
125*4882a593Smuzhiyun			clocks = <&uart_clk>;
126*4882a593Smuzhiyun			status = "disabled";
127*4882a593Smuzhiyun		};
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun		uart1: serial@406b40 {
130*4882a593Smuzhiyun			compatible = "ns16550a";
131*4882a593Smuzhiyun			reg = <0x406b40 0x20>;
132*4882a593Smuzhiyun			reg-io-width = <0x4>;
133*4882a593Smuzhiyun			reg-shift = <0x2>;
134*4882a593Smuzhiyun			native-endian;
135*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
136*4882a593Smuzhiyun			interrupts = <64>;
137*4882a593Smuzhiyun			clocks = <&uart_clk>;
138*4882a593Smuzhiyun			status = "disabled";
139*4882a593Smuzhiyun		};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun		uart2: serial@406b80 {
142*4882a593Smuzhiyun			compatible = "ns16550a";
143*4882a593Smuzhiyun			reg = <0x406b80 0x20>;
144*4882a593Smuzhiyun			reg-io-width = <0x4>;
145*4882a593Smuzhiyun			reg-shift = <0x2>;
146*4882a593Smuzhiyun			native-endian;
147*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
148*4882a593Smuzhiyun			interrupts = <65>;
149*4882a593Smuzhiyun			clocks = <&uart_clk>;
150*4882a593Smuzhiyun			status = "disabled";
151*4882a593Smuzhiyun		};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun		bsca: i2c@406200 {
154*4882a593Smuzhiyun		      clock-frequency = <390000>;
155*4882a593Smuzhiyun		      compatible = "brcm,brcmstb-i2c";
156*4882a593Smuzhiyun		      interrupt-parent = <&upg_irq0_intc>;
157*4882a593Smuzhiyun		      reg = <0x406200 0x58>;
158*4882a593Smuzhiyun		      interrupts = <24>;
159*4882a593Smuzhiyun		      interrupt-names = "upg_bsca";
160*4882a593Smuzhiyun		      status = "disabled";
161*4882a593Smuzhiyun		};
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun		bscb: i2c@406280 {
164*4882a593Smuzhiyun		      clock-frequency = <390000>;
165*4882a593Smuzhiyun		      compatible = "brcm,brcmstb-i2c";
166*4882a593Smuzhiyun		      interrupt-parent = <&upg_irq0_intc>;
167*4882a593Smuzhiyun		      reg = <0x406280 0x58>;
168*4882a593Smuzhiyun		      interrupts = <25>;
169*4882a593Smuzhiyun		      interrupt-names = "upg_bscb";
170*4882a593Smuzhiyun		      status = "disabled";
171*4882a593Smuzhiyun		};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun		bscc: i2c@406300 {
174*4882a593Smuzhiyun		      clock-frequency = <390000>;
175*4882a593Smuzhiyun		      compatible = "brcm,brcmstb-i2c";
176*4882a593Smuzhiyun		      interrupt-parent = <&upg_irq0_intc>;
177*4882a593Smuzhiyun		      reg = <0x406300 0x58>;
178*4882a593Smuzhiyun		      interrupts = <26>;
179*4882a593Smuzhiyun		      interrupt-names = "upg_bscc";
180*4882a593Smuzhiyun		      status = "disabled";
181*4882a593Smuzhiyun		};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun		bscd: i2c@406380 {
184*4882a593Smuzhiyun		      clock-frequency = <390000>;
185*4882a593Smuzhiyun		      compatible = "brcm,brcmstb-i2c";
186*4882a593Smuzhiyun		      interrupt-parent = <&upg_irq0_intc>;
187*4882a593Smuzhiyun		      reg = <0x406380 0x58>;
188*4882a593Smuzhiyun		      interrupts = <27>;
189*4882a593Smuzhiyun		      interrupt-names = "upg_bscd";
190*4882a593Smuzhiyun		      status = "disabled";
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun		pwma: pwm@406580 {
194*4882a593Smuzhiyun			compatible = "brcm,bcm7038-pwm";
195*4882a593Smuzhiyun			reg = <0x406580 0x28>;
196*4882a593Smuzhiyun			#pwm-cells = <2>;
197*4882a593Smuzhiyun			clocks = <&upg_clk>;
198*4882a593Smuzhiyun			status = "disabled";
199*4882a593Smuzhiyun		};
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun		watchdog: watchdog@4067e8 {
202*4882a593Smuzhiyun			clocks = <&upg_clk>;
203*4882a593Smuzhiyun			compatible = "brcm,bcm7038-wdt";
204*4882a593Smuzhiyun			reg = <0x4067e8 0x14>;
205*4882a593Smuzhiyun			status = "disabled";
206*4882a593Smuzhiyun		};
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun		upg_gio: gpio@406700 {
209*4882a593Smuzhiyun			compatible = "brcm,brcmstb-gpio";
210*4882a593Smuzhiyun			reg = <0x406700 0x80>;
211*4882a593Smuzhiyun			#gpio-cells = <2>;
212*4882a593Smuzhiyun			#interrupt-cells = <2>;
213*4882a593Smuzhiyun			gpio-controller;
214*4882a593Smuzhiyun			interrupt-controller;
215*4882a593Smuzhiyun			interrupt-parent = <&upg_irq0_intc>;
216*4882a593Smuzhiyun			interrupts = <6>;
217*4882a593Smuzhiyun			brcm,gpio-bank-widths = <32 32 32 18>;
218*4882a593Smuzhiyun		};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun		ehci0: usb@488300 {
221*4882a593Smuzhiyun			compatible = "brcm,bcm7125-ehci", "generic-ehci";
222*4882a593Smuzhiyun			reg = <0x488300 0x100>;
223*4882a593Smuzhiyun			native-endian;
224*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
225*4882a593Smuzhiyun			interrupts = <60>;
226*4882a593Smuzhiyun			status = "disabled";
227*4882a593Smuzhiyun		};
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun		ohci0: usb@488400 {
230*4882a593Smuzhiyun			compatible = "brcm,bcm7125-ohci", "generic-ohci";
231*4882a593Smuzhiyun			reg = <0x488400 0x100>;
232*4882a593Smuzhiyun			native-endian;
233*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
234*4882a593Smuzhiyun			interrupts = <61>;
235*4882a593Smuzhiyun			status = "disabled";
236*4882a593Smuzhiyun		};
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun		spi_l2_intc: interrupt-controller@411d00 {
239*4882a593Smuzhiyun			compatible = "brcm,l2-intc";
240*4882a593Smuzhiyun			reg = <0x411d00 0x30>;
241*4882a593Smuzhiyun			interrupt-controller;
242*4882a593Smuzhiyun			#interrupt-cells = <1>;
243*4882a593Smuzhiyun			interrupt-parent = <&periph_intc>;
244*4882a593Smuzhiyun			interrupts = <79>;
245*4882a593Smuzhiyun		};
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun		qspi: spi@443000 {
248*4882a593Smuzhiyun			#address-cells = <0x1>;
249*4882a593Smuzhiyun			#size-cells = <0x0>;
250*4882a593Smuzhiyun			compatible = "brcm,spi-bcm-qspi",
251*4882a593Smuzhiyun				     "brcm,spi-brcmstb-qspi";
252*4882a593Smuzhiyun			clocks = <&upg_clk>;
253*4882a593Smuzhiyun			reg = <0x440920 0x4 0x443200 0x188 0x443000 0x50>;
254*4882a593Smuzhiyun			reg-names = "cs_reg", "hif_mspi", "bspi";
255*4882a593Smuzhiyun			interrupts = <0x0 0x1 0x2 0x3 0x4 0x5 0x6>;
256*4882a593Smuzhiyun			interrupt-parent = <&spi_l2_intc>;
257*4882a593Smuzhiyun			interrupt-names = "spi_lr_fullness_reached",
258*4882a593Smuzhiyun					  "spi_lr_session_aborted",
259*4882a593Smuzhiyun					  "spi_lr_impatient",
260*4882a593Smuzhiyun					  "spi_lr_session_done",
261*4882a593Smuzhiyun					  "spi_lr_overread",
262*4882a593Smuzhiyun					  "mspi_done",
263*4882a593Smuzhiyun					  "mspi_halted";
264*4882a593Smuzhiyun			status = "disabled";
265*4882a593Smuzhiyun		};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun		mspi: spi@406400 {
268*4882a593Smuzhiyun			#address-cells = <1>;
269*4882a593Smuzhiyun			#size-cells = <0>;
270*4882a593Smuzhiyun			compatible = "brcm,spi-bcm-qspi",
271*4882a593Smuzhiyun				     "brcm,spi-brcmstb-mspi";
272*4882a593Smuzhiyun			clocks = <&upg_clk>;
273*4882a593Smuzhiyun			reg = <0x406400 0x180>;
274*4882a593Smuzhiyun			reg-names = "mspi";
275*4882a593Smuzhiyun			interrupts = <0x14>;
276*4882a593Smuzhiyun			interrupt-parent = <&upg_irq0_intc>;
277*4882a593Smuzhiyun			interrupt-names = "mspi_done";
278*4882a593Smuzhiyun			status = "disabled";
279*4882a593Smuzhiyun		};
280*4882a593Smuzhiyun	};
281*4882a593Smuzhiyun};
282