1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun * License. See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun * for more details.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2012 Jonas Gorski <jonas.gorski@gmail.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/export.h>
11*4882a593Smuzhiyun #include <linux/mutex.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <bcm63xx_cpu.h>
16*4882a593Smuzhiyun #include <bcm63xx_io.h>
17*4882a593Smuzhiyun #include <bcm63xx_regs.h>
18*4882a593Smuzhiyun #include <bcm63xx_reset.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define __GEN_RESET_BITS_TABLE(__cpu) \
21*4882a593Smuzhiyun [BCM63XX_RESET_SPI] = BCM## __cpu ##_RESET_SPI, \
22*4882a593Smuzhiyun [BCM63XX_RESET_ENET] = BCM## __cpu ##_RESET_ENET, \
23*4882a593Smuzhiyun [BCM63XX_RESET_USBH] = BCM## __cpu ##_RESET_USBH, \
24*4882a593Smuzhiyun [BCM63XX_RESET_USBD] = BCM## __cpu ##_RESET_USBD, \
25*4882a593Smuzhiyun [BCM63XX_RESET_DSL] = BCM## __cpu ##_RESET_DSL, \
26*4882a593Smuzhiyun [BCM63XX_RESET_SAR] = BCM## __cpu ##_RESET_SAR, \
27*4882a593Smuzhiyun [BCM63XX_RESET_EPHY] = BCM## __cpu ##_RESET_EPHY, \
28*4882a593Smuzhiyun [BCM63XX_RESET_ENETSW] = BCM## __cpu ##_RESET_ENETSW, \
29*4882a593Smuzhiyun [BCM63XX_RESET_PCM] = BCM## __cpu ##_RESET_PCM, \
30*4882a593Smuzhiyun [BCM63XX_RESET_MPI] = BCM## __cpu ##_RESET_MPI, \
31*4882a593Smuzhiyun [BCM63XX_RESET_PCIE] = BCM## __cpu ##_RESET_PCIE, \
32*4882a593Smuzhiyun [BCM63XX_RESET_PCIE_EXT] = BCM## __cpu ##_RESET_PCIE_EXT,
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define BCM3368_RESET_SPI SOFTRESET_3368_SPI_MASK
35*4882a593Smuzhiyun #define BCM3368_RESET_ENET SOFTRESET_3368_ENET_MASK
36*4882a593Smuzhiyun #define BCM3368_RESET_USBH 0
37*4882a593Smuzhiyun #define BCM3368_RESET_USBD SOFTRESET_3368_USBS_MASK
38*4882a593Smuzhiyun #define BCM3368_RESET_DSL 0
39*4882a593Smuzhiyun #define BCM3368_RESET_SAR 0
40*4882a593Smuzhiyun #define BCM3368_RESET_EPHY SOFTRESET_3368_EPHY_MASK
41*4882a593Smuzhiyun #define BCM3368_RESET_ENETSW 0
42*4882a593Smuzhiyun #define BCM3368_RESET_PCM SOFTRESET_3368_PCM_MASK
43*4882a593Smuzhiyun #define BCM3368_RESET_MPI SOFTRESET_3368_MPI_MASK
44*4882a593Smuzhiyun #define BCM3368_RESET_PCIE 0
45*4882a593Smuzhiyun #define BCM3368_RESET_PCIE_EXT 0
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define BCM6328_RESET_SPI SOFTRESET_6328_SPI_MASK
48*4882a593Smuzhiyun #define BCM6328_RESET_ENET 0
49*4882a593Smuzhiyun #define BCM6328_RESET_USBH SOFTRESET_6328_USBH_MASK
50*4882a593Smuzhiyun #define BCM6328_RESET_USBD SOFTRESET_6328_USBS_MASK
51*4882a593Smuzhiyun #define BCM6328_RESET_DSL 0
52*4882a593Smuzhiyun #define BCM6328_RESET_SAR SOFTRESET_6328_SAR_MASK
53*4882a593Smuzhiyun #define BCM6328_RESET_EPHY SOFTRESET_6328_EPHY_MASK
54*4882a593Smuzhiyun #define BCM6328_RESET_ENETSW SOFTRESET_6328_ENETSW_MASK
55*4882a593Smuzhiyun #define BCM6328_RESET_PCM SOFTRESET_6328_PCM_MASK
56*4882a593Smuzhiyun #define BCM6328_RESET_MPI 0
57*4882a593Smuzhiyun #define BCM6328_RESET_PCIE \
58*4882a593Smuzhiyun (SOFTRESET_6328_PCIE_MASK | \
59*4882a593Smuzhiyun SOFTRESET_6328_PCIE_CORE_MASK | \
60*4882a593Smuzhiyun SOFTRESET_6328_PCIE_HARD_MASK)
61*4882a593Smuzhiyun #define BCM6328_RESET_PCIE_EXT SOFTRESET_6328_PCIE_EXT_MASK
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define BCM6338_RESET_SPI SOFTRESET_6338_SPI_MASK
64*4882a593Smuzhiyun #define BCM6338_RESET_ENET SOFTRESET_6338_ENET_MASK
65*4882a593Smuzhiyun #define BCM6338_RESET_USBH SOFTRESET_6338_USBH_MASK
66*4882a593Smuzhiyun #define BCM6338_RESET_USBD SOFTRESET_6338_USBS_MASK
67*4882a593Smuzhiyun #define BCM6338_RESET_DSL SOFTRESET_6338_ADSL_MASK
68*4882a593Smuzhiyun #define BCM6338_RESET_SAR SOFTRESET_6338_SAR_MASK
69*4882a593Smuzhiyun #define BCM6338_RESET_EPHY 0
70*4882a593Smuzhiyun #define BCM6338_RESET_ENETSW 0
71*4882a593Smuzhiyun #define BCM6338_RESET_PCM 0
72*4882a593Smuzhiyun #define BCM6338_RESET_MPI 0
73*4882a593Smuzhiyun #define BCM6338_RESET_PCIE 0
74*4882a593Smuzhiyun #define BCM6338_RESET_PCIE_EXT 0
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define BCM6348_RESET_SPI SOFTRESET_6348_SPI_MASK
77*4882a593Smuzhiyun #define BCM6348_RESET_ENET SOFTRESET_6348_ENET_MASK
78*4882a593Smuzhiyun #define BCM6348_RESET_USBH SOFTRESET_6348_USBH_MASK
79*4882a593Smuzhiyun #define BCM6348_RESET_USBD SOFTRESET_6348_USBS_MASK
80*4882a593Smuzhiyun #define BCM6348_RESET_DSL SOFTRESET_6348_ADSL_MASK
81*4882a593Smuzhiyun #define BCM6348_RESET_SAR SOFTRESET_6348_SAR_MASK
82*4882a593Smuzhiyun #define BCM6348_RESET_EPHY 0
83*4882a593Smuzhiyun #define BCM6348_RESET_ENETSW 0
84*4882a593Smuzhiyun #define BCM6348_RESET_PCM 0
85*4882a593Smuzhiyun #define BCM6348_RESET_MPI 0
86*4882a593Smuzhiyun #define BCM6348_RESET_PCIE 0
87*4882a593Smuzhiyun #define BCM6348_RESET_PCIE_EXT 0
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define BCM6358_RESET_SPI SOFTRESET_6358_SPI_MASK
90*4882a593Smuzhiyun #define BCM6358_RESET_ENET SOFTRESET_6358_ENET_MASK
91*4882a593Smuzhiyun #define BCM6358_RESET_USBH SOFTRESET_6358_USBH_MASK
92*4882a593Smuzhiyun #define BCM6358_RESET_USBD 0
93*4882a593Smuzhiyun #define BCM6358_RESET_DSL SOFTRESET_6358_ADSL_MASK
94*4882a593Smuzhiyun #define BCM6358_RESET_SAR SOFTRESET_6358_SAR_MASK
95*4882a593Smuzhiyun #define BCM6358_RESET_EPHY SOFTRESET_6358_EPHY_MASK
96*4882a593Smuzhiyun #define BCM6358_RESET_ENETSW 0
97*4882a593Smuzhiyun #define BCM6358_RESET_PCM SOFTRESET_6358_PCM_MASK
98*4882a593Smuzhiyun #define BCM6358_RESET_MPI SOFTRESET_6358_MPI_MASK
99*4882a593Smuzhiyun #define BCM6358_RESET_PCIE 0
100*4882a593Smuzhiyun #define BCM6358_RESET_PCIE_EXT 0
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define BCM6362_RESET_SPI SOFTRESET_6362_SPI_MASK
103*4882a593Smuzhiyun #define BCM6362_RESET_ENET 0
104*4882a593Smuzhiyun #define BCM6362_RESET_USBH SOFTRESET_6362_USBH_MASK
105*4882a593Smuzhiyun #define BCM6362_RESET_USBD SOFTRESET_6362_USBS_MASK
106*4882a593Smuzhiyun #define BCM6362_RESET_DSL 0
107*4882a593Smuzhiyun #define BCM6362_RESET_SAR SOFTRESET_6362_SAR_MASK
108*4882a593Smuzhiyun #define BCM6362_RESET_EPHY SOFTRESET_6362_EPHY_MASK
109*4882a593Smuzhiyun #define BCM6362_RESET_ENETSW SOFTRESET_6362_ENETSW_MASK
110*4882a593Smuzhiyun #define BCM6362_RESET_PCM SOFTRESET_6362_PCM_MASK
111*4882a593Smuzhiyun #define BCM6362_RESET_MPI 0
112*4882a593Smuzhiyun #define BCM6362_RESET_PCIE (SOFTRESET_6362_PCIE_MASK | \
113*4882a593Smuzhiyun SOFTRESET_6362_PCIE_CORE_MASK)
114*4882a593Smuzhiyun #define BCM6362_RESET_PCIE_EXT SOFTRESET_6362_PCIE_EXT_MASK
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define BCM6368_RESET_SPI SOFTRESET_6368_SPI_MASK
117*4882a593Smuzhiyun #define BCM6368_RESET_ENET 0
118*4882a593Smuzhiyun #define BCM6368_RESET_USBH SOFTRESET_6368_USBH_MASK
119*4882a593Smuzhiyun #define BCM6368_RESET_USBD SOFTRESET_6368_USBS_MASK
120*4882a593Smuzhiyun #define BCM6368_RESET_DSL 0
121*4882a593Smuzhiyun #define BCM6368_RESET_SAR SOFTRESET_6368_SAR_MASK
122*4882a593Smuzhiyun #define BCM6368_RESET_EPHY SOFTRESET_6368_EPHY_MASK
123*4882a593Smuzhiyun #define BCM6368_RESET_ENETSW SOFTRESET_6368_ENETSW_MASK
124*4882a593Smuzhiyun #define BCM6368_RESET_PCM SOFTRESET_6368_PCM_MASK
125*4882a593Smuzhiyun #define BCM6368_RESET_MPI SOFTRESET_6368_MPI_MASK
126*4882a593Smuzhiyun #define BCM6368_RESET_PCIE 0
127*4882a593Smuzhiyun #define BCM6368_RESET_PCIE_EXT 0
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * core reset bits
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun static const u32 bcm3368_reset_bits[] = {
133*4882a593Smuzhiyun __GEN_RESET_BITS_TABLE(3368)
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static const u32 bcm6328_reset_bits[] = {
137*4882a593Smuzhiyun __GEN_RESET_BITS_TABLE(6328)
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static const u32 bcm6338_reset_bits[] = {
141*4882a593Smuzhiyun __GEN_RESET_BITS_TABLE(6338)
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static const u32 bcm6348_reset_bits[] = {
145*4882a593Smuzhiyun __GEN_RESET_BITS_TABLE(6348)
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static const u32 bcm6358_reset_bits[] = {
149*4882a593Smuzhiyun __GEN_RESET_BITS_TABLE(6358)
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const u32 bcm6362_reset_bits[] = {
153*4882a593Smuzhiyun __GEN_RESET_BITS_TABLE(6362)
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static const u32 bcm6368_reset_bits[] = {
157*4882a593Smuzhiyun __GEN_RESET_BITS_TABLE(6368)
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun const u32 *bcm63xx_reset_bits;
161*4882a593Smuzhiyun static int reset_reg;
162*4882a593Smuzhiyun
bcm63xx_reset_bits_init(void)163*4882a593Smuzhiyun static int __init bcm63xx_reset_bits_init(void)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun if (BCMCPU_IS_3368()) {
166*4882a593Smuzhiyun reset_reg = PERF_SOFTRESET_6358_REG;
167*4882a593Smuzhiyun bcm63xx_reset_bits = bcm3368_reset_bits;
168*4882a593Smuzhiyun } else if (BCMCPU_IS_6328()) {
169*4882a593Smuzhiyun reset_reg = PERF_SOFTRESET_6328_REG;
170*4882a593Smuzhiyun bcm63xx_reset_bits = bcm6328_reset_bits;
171*4882a593Smuzhiyun } else if (BCMCPU_IS_6338()) {
172*4882a593Smuzhiyun reset_reg = PERF_SOFTRESET_REG;
173*4882a593Smuzhiyun bcm63xx_reset_bits = bcm6338_reset_bits;
174*4882a593Smuzhiyun } else if (BCMCPU_IS_6348()) {
175*4882a593Smuzhiyun reset_reg = PERF_SOFTRESET_REG;
176*4882a593Smuzhiyun bcm63xx_reset_bits = bcm6348_reset_bits;
177*4882a593Smuzhiyun } else if (BCMCPU_IS_6358()) {
178*4882a593Smuzhiyun reset_reg = PERF_SOFTRESET_6358_REG;
179*4882a593Smuzhiyun bcm63xx_reset_bits = bcm6358_reset_bits;
180*4882a593Smuzhiyun } else if (BCMCPU_IS_6362()) {
181*4882a593Smuzhiyun reset_reg = PERF_SOFTRESET_6362_REG;
182*4882a593Smuzhiyun bcm63xx_reset_bits = bcm6362_reset_bits;
183*4882a593Smuzhiyun } else if (BCMCPU_IS_6368()) {
184*4882a593Smuzhiyun reset_reg = PERF_SOFTRESET_6368_REG;
185*4882a593Smuzhiyun bcm63xx_reset_bits = bcm6368_reset_bits;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static DEFINE_SPINLOCK(reset_mutex);
192*4882a593Smuzhiyun
__bcm63xx_core_set_reset(u32 mask,int enable)193*4882a593Smuzhiyun static void __bcm63xx_core_set_reset(u32 mask, int enable)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun unsigned long flags;
196*4882a593Smuzhiyun u32 val;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (!mask)
199*4882a593Smuzhiyun return;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun spin_lock_irqsave(&reset_mutex, flags);
202*4882a593Smuzhiyun val = bcm_perf_readl(reset_reg);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (enable)
205*4882a593Smuzhiyun val &= ~mask;
206*4882a593Smuzhiyun else
207*4882a593Smuzhiyun val |= mask;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun bcm_perf_writel(val, reset_reg);
210*4882a593Smuzhiyun spin_unlock_irqrestore(&reset_mutex, flags);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
bcm63xx_core_set_reset(enum bcm63xx_core_reset core,int reset)213*4882a593Smuzhiyun void bcm63xx_core_set_reset(enum bcm63xx_core_reset core, int reset)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun __bcm63xx_core_set_reset(bcm63xx_reset_bits[core], reset);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun EXPORT_SYMBOL(bcm63xx_core_set_reset);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun postcore_initcall(bcm63xx_reset_bits_init);
220