xref: /OK3568_Linux_fs/kernel/arch/mips/bcm63xx/cpu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
7*4882a593Smuzhiyun  * Copyright (C) 2009 Florian Fainelli <florian@openwrt.org>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/export.h>
12*4882a593Smuzhiyun #include <linux/cpu.h>
13*4882a593Smuzhiyun #include <asm/cpu.h>
14*4882a593Smuzhiyun #include <asm/cpu-info.h>
15*4882a593Smuzhiyun #include <asm/mipsregs.h>
16*4882a593Smuzhiyun #include <bcm63xx_cpu.h>
17*4882a593Smuzhiyun #include <bcm63xx_regs.h>
18*4882a593Smuzhiyun #include <bcm63xx_io.h>
19*4882a593Smuzhiyun #include <bcm63xx_irq.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun const unsigned long *bcm63xx_regs_base;
22*4882a593Smuzhiyun EXPORT_SYMBOL(bcm63xx_regs_base);
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun const int *bcm63xx_irqs;
25*4882a593Smuzhiyun EXPORT_SYMBOL(bcm63xx_irqs);
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun u16 bcm63xx_cpu_id __read_mostly;
28*4882a593Smuzhiyun EXPORT_SYMBOL(bcm63xx_cpu_id);
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static u8 bcm63xx_cpu_rev;
31*4882a593Smuzhiyun static unsigned int bcm63xx_cpu_freq;
32*4882a593Smuzhiyun static unsigned int bcm63xx_memory_size;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static const unsigned long bcm3368_regs_base[] = {
35*4882a593Smuzhiyun 	__GEN_CPU_REGS_TABLE(3368)
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const int bcm3368_irqs[] = {
39*4882a593Smuzhiyun 	__GEN_CPU_IRQ_TABLE(3368)
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static const unsigned long bcm6328_regs_base[] = {
43*4882a593Smuzhiyun 	__GEN_CPU_REGS_TABLE(6328)
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const int bcm6328_irqs[] = {
47*4882a593Smuzhiyun 	__GEN_CPU_IRQ_TABLE(6328)
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static const unsigned long bcm6338_regs_base[] = {
51*4882a593Smuzhiyun 	__GEN_CPU_REGS_TABLE(6338)
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static const int bcm6338_irqs[] = {
55*4882a593Smuzhiyun 	__GEN_CPU_IRQ_TABLE(6338)
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static const unsigned long bcm6345_regs_base[] = {
59*4882a593Smuzhiyun 	__GEN_CPU_REGS_TABLE(6345)
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static const int bcm6345_irqs[] = {
63*4882a593Smuzhiyun 	__GEN_CPU_IRQ_TABLE(6345)
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static const unsigned long bcm6348_regs_base[] = {
67*4882a593Smuzhiyun 	__GEN_CPU_REGS_TABLE(6348)
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static const int bcm6348_irqs[] = {
71*4882a593Smuzhiyun 	__GEN_CPU_IRQ_TABLE(6348)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static const unsigned long bcm6358_regs_base[] = {
76*4882a593Smuzhiyun 	__GEN_CPU_REGS_TABLE(6358)
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static const int bcm6358_irqs[] = {
80*4882a593Smuzhiyun 	__GEN_CPU_IRQ_TABLE(6358)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static const unsigned long bcm6362_regs_base[] = {
85*4882a593Smuzhiyun 	__GEN_CPU_REGS_TABLE(6362)
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static const int bcm6362_irqs[] = {
89*4882a593Smuzhiyun 	__GEN_CPU_IRQ_TABLE(6362)
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static const unsigned long bcm6368_regs_base[] = {
94*4882a593Smuzhiyun 	__GEN_CPU_REGS_TABLE(6368)
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static const int bcm6368_irqs[] = {
98*4882a593Smuzhiyun 	__GEN_CPU_IRQ_TABLE(6368)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
bcm63xx_get_cpu_rev(void)102*4882a593Smuzhiyun u8 bcm63xx_get_cpu_rev(void)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	return bcm63xx_cpu_rev;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun EXPORT_SYMBOL(bcm63xx_get_cpu_rev);
108*4882a593Smuzhiyun 
bcm63xx_get_cpu_freq(void)109*4882a593Smuzhiyun unsigned int bcm63xx_get_cpu_freq(void)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	return bcm63xx_cpu_freq;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
bcm63xx_get_memory_size(void)114*4882a593Smuzhiyun unsigned int bcm63xx_get_memory_size(void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	return bcm63xx_memory_size;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
detect_cpu_clock(void)119*4882a593Smuzhiyun static unsigned int detect_cpu_clock(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	u16 cpu_id = bcm63xx_get_cpu_id();
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	switch (cpu_id) {
124*4882a593Smuzhiyun 	case BCM3368_CPU_ID:
125*4882a593Smuzhiyun 		return 300000000;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	case BCM6328_CPU_ID:
128*4882a593Smuzhiyun 	{
129*4882a593Smuzhiyun 		unsigned int tmp, mips_pll_fcvo;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		tmp = bcm_misc_readl(MISC_STRAPBUS_6328_REG);
132*4882a593Smuzhiyun 		mips_pll_fcvo = (tmp & STRAPBUS_6328_FCVO_MASK)
133*4882a593Smuzhiyun 				>> STRAPBUS_6328_FCVO_SHIFT;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		switch (mips_pll_fcvo) {
136*4882a593Smuzhiyun 		case 0x12:
137*4882a593Smuzhiyun 		case 0x14:
138*4882a593Smuzhiyun 		case 0x19:
139*4882a593Smuzhiyun 			return 160000000;
140*4882a593Smuzhiyun 		case 0x1c:
141*4882a593Smuzhiyun 			return 192000000;
142*4882a593Smuzhiyun 		case 0x13:
143*4882a593Smuzhiyun 		case 0x15:
144*4882a593Smuzhiyun 			return 200000000;
145*4882a593Smuzhiyun 		case 0x1a:
146*4882a593Smuzhiyun 			return 384000000;
147*4882a593Smuzhiyun 		case 0x16:
148*4882a593Smuzhiyun 			return 400000000;
149*4882a593Smuzhiyun 		default:
150*4882a593Smuzhiyun 			return 320000000;
151*4882a593Smuzhiyun 		}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 	case BCM6338_CPU_ID:
155*4882a593Smuzhiyun 		/* BCM6338 has a fixed 240 Mhz frequency */
156*4882a593Smuzhiyun 		return 240000000;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	case BCM6345_CPU_ID:
159*4882a593Smuzhiyun 		/* BCM6345 has a fixed 140Mhz frequency */
160*4882a593Smuzhiyun 		return 140000000;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	case BCM6348_CPU_ID:
163*4882a593Smuzhiyun 	{
164*4882a593Smuzhiyun 		unsigned int tmp, n1, n2, m1;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 		/* 16MHz * (N1 + 1) * (N2 + 2) / (M1_CPU + 1) */
167*4882a593Smuzhiyun 		tmp = bcm_perf_readl(PERF_MIPSPLLCTL_REG);
168*4882a593Smuzhiyun 		n1 = (tmp & MIPSPLLCTL_N1_MASK) >> MIPSPLLCTL_N1_SHIFT;
169*4882a593Smuzhiyun 		n2 = (tmp & MIPSPLLCTL_N2_MASK) >> MIPSPLLCTL_N2_SHIFT;
170*4882a593Smuzhiyun 		m1 = (tmp & MIPSPLLCTL_M1CPU_MASK) >> MIPSPLLCTL_M1CPU_SHIFT;
171*4882a593Smuzhiyun 		n1 += 1;
172*4882a593Smuzhiyun 		n2 += 2;
173*4882a593Smuzhiyun 		m1 += 1;
174*4882a593Smuzhiyun 		return (16 * 1000000 * n1 * n2) / m1;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	case BCM6358_CPU_ID:
178*4882a593Smuzhiyun 	{
179*4882a593Smuzhiyun 		unsigned int tmp, n1, n2, m1;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		/* 16MHz * N1 * N2 / M1_CPU */
182*4882a593Smuzhiyun 		tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_REG);
183*4882a593Smuzhiyun 		n1 = (tmp & DMIPSPLLCFG_N1_MASK) >> DMIPSPLLCFG_N1_SHIFT;
184*4882a593Smuzhiyun 		n2 = (tmp & DMIPSPLLCFG_N2_MASK) >> DMIPSPLLCFG_N2_SHIFT;
185*4882a593Smuzhiyun 		m1 = (tmp & DMIPSPLLCFG_M1_MASK) >> DMIPSPLLCFG_M1_SHIFT;
186*4882a593Smuzhiyun 		return (16 * 1000000 * n1 * n2) / m1;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	case BCM6362_CPU_ID:
190*4882a593Smuzhiyun 	{
191*4882a593Smuzhiyun 		unsigned int tmp, mips_pll_fcvo;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 		tmp = bcm_misc_readl(MISC_STRAPBUS_6362_REG);
194*4882a593Smuzhiyun 		mips_pll_fcvo = (tmp & STRAPBUS_6362_FCVO_MASK)
195*4882a593Smuzhiyun 				>> STRAPBUS_6362_FCVO_SHIFT;
196*4882a593Smuzhiyun 		switch (mips_pll_fcvo) {
197*4882a593Smuzhiyun 		case 0x03:
198*4882a593Smuzhiyun 		case 0x0b:
199*4882a593Smuzhiyun 		case 0x13:
200*4882a593Smuzhiyun 		case 0x1b:
201*4882a593Smuzhiyun 			return 240000000;
202*4882a593Smuzhiyun 		case 0x04:
203*4882a593Smuzhiyun 		case 0x0c:
204*4882a593Smuzhiyun 		case 0x14:
205*4882a593Smuzhiyun 		case 0x1c:
206*4882a593Smuzhiyun 			return 160000000;
207*4882a593Smuzhiyun 		case 0x05:
208*4882a593Smuzhiyun 		case 0x0e:
209*4882a593Smuzhiyun 		case 0x16:
210*4882a593Smuzhiyun 		case 0x1e:
211*4882a593Smuzhiyun 		case 0x1f:
212*4882a593Smuzhiyun 			return 400000000;
213*4882a593Smuzhiyun 		case 0x06:
214*4882a593Smuzhiyun 			return 440000000;
215*4882a593Smuzhiyun 		case 0x07:
216*4882a593Smuzhiyun 		case 0x17:
217*4882a593Smuzhiyun 			return 384000000;
218*4882a593Smuzhiyun 		case 0x15:
219*4882a593Smuzhiyun 		case 0x1d:
220*4882a593Smuzhiyun 			return 200000000;
221*4882a593Smuzhiyun 		default:
222*4882a593Smuzhiyun 			return 320000000;
223*4882a593Smuzhiyun 		}
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 	case BCM6368_CPU_ID:
226*4882a593Smuzhiyun 	{
227*4882a593Smuzhiyun 		unsigned int tmp, p1, p2, ndiv, m1;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		/* (64MHz / P1) * P2 * NDIV / M1_CPU */
230*4882a593Smuzhiyun 		tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_6368_REG);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 		p1 = (tmp & DMIPSPLLCFG_6368_P1_MASK) >>
233*4882a593Smuzhiyun 			DMIPSPLLCFG_6368_P1_SHIFT;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 		p2 = (tmp & DMIPSPLLCFG_6368_P2_MASK) >>
236*4882a593Smuzhiyun 			DMIPSPLLCFG_6368_P2_SHIFT;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		ndiv = (tmp & DMIPSPLLCFG_6368_NDIV_MASK) >>
239*4882a593Smuzhiyun 			DMIPSPLLCFG_6368_NDIV_SHIFT;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		tmp = bcm_ddr_readl(DDR_DMIPSPLLDIV_6368_REG);
242*4882a593Smuzhiyun 		m1 = (tmp & DMIPSPLLDIV_6368_MDIV_MASK) >>
243*4882a593Smuzhiyun 			DMIPSPLLDIV_6368_MDIV_SHIFT;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 		return (((64 * 1000000) / p1) * p2 * ndiv) / m1;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	default:
249*4882a593Smuzhiyun 		panic("Failed to detect clock for CPU with id=%04X\n", cpu_id);
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun /*
254*4882a593Smuzhiyun  * attempt to detect the amount of memory installed
255*4882a593Smuzhiyun  */
detect_memory_size(void)256*4882a593Smuzhiyun static unsigned int detect_memory_size(void)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	unsigned int cols = 0, rows = 0, is_32bits = 0, banks = 0;
259*4882a593Smuzhiyun 	u32 val;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (BCMCPU_IS_6328() || BCMCPU_IS_6362())
262*4882a593Smuzhiyun 		return bcm_ddr_readl(DDR_CSEND_REG) << 24;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (BCMCPU_IS_6345()) {
265*4882a593Smuzhiyun 		val = bcm_sdram_readl(SDRAM_MBASE_REG);
266*4882a593Smuzhiyun 		return val * 8 * 1024 * 1024;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (BCMCPU_IS_6338() || BCMCPU_IS_6348()) {
270*4882a593Smuzhiyun 		val = bcm_sdram_readl(SDRAM_CFG_REG);
271*4882a593Smuzhiyun 		rows = (val & SDRAM_CFG_ROW_MASK) >> SDRAM_CFG_ROW_SHIFT;
272*4882a593Smuzhiyun 		cols = (val & SDRAM_CFG_COL_MASK) >> SDRAM_CFG_COL_SHIFT;
273*4882a593Smuzhiyun 		is_32bits = (val & SDRAM_CFG_32B_MASK) ? 1 : 0;
274*4882a593Smuzhiyun 		banks = (val & SDRAM_CFG_BANK_MASK) ? 2 : 1;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (BCMCPU_IS_3368() || BCMCPU_IS_6358() || BCMCPU_IS_6368()) {
278*4882a593Smuzhiyun 		val = bcm_memc_readl(MEMC_CFG_REG);
279*4882a593Smuzhiyun 		rows = (val & MEMC_CFG_ROW_MASK) >> MEMC_CFG_ROW_SHIFT;
280*4882a593Smuzhiyun 		cols = (val & MEMC_CFG_COL_MASK) >> MEMC_CFG_COL_SHIFT;
281*4882a593Smuzhiyun 		is_32bits = (val & MEMC_CFG_32B_MASK) ? 0 : 1;
282*4882a593Smuzhiyun 		banks = 2;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* 0 => 11 address bits ... 2 => 13 address bits */
286*4882a593Smuzhiyun 	rows += 11;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* 0 => 8 address bits ... 2 => 10 address bits */
289*4882a593Smuzhiyun 	cols += 8;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	return 1 << (cols + rows + (is_32bits + 1) + banks);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
bcm63xx_cpu_init(void)294*4882a593Smuzhiyun void __init bcm63xx_cpu_init(void)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	unsigned int tmp;
297*4882a593Smuzhiyun 	unsigned int cpu = smp_processor_id();
298*4882a593Smuzhiyun 	u32 chipid_reg;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* soc registers location depends on cpu type */
301*4882a593Smuzhiyun 	chipid_reg = 0;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	switch (current_cpu_type()) {
304*4882a593Smuzhiyun 	case CPU_BMIPS3300:
305*4882a593Smuzhiyun 		if ((read_c0_prid() & PRID_IMP_MASK) != PRID_IMP_BMIPS3300_ALT)
306*4882a593Smuzhiyun 			__cpu_name[cpu] = "Broadcom BCM6338";
307*4882a593Smuzhiyun 		fallthrough;
308*4882a593Smuzhiyun 	case CPU_BMIPS32:
309*4882a593Smuzhiyun 		chipid_reg = BCM_6345_PERF_BASE;
310*4882a593Smuzhiyun 		break;
311*4882a593Smuzhiyun 	case CPU_BMIPS4350:
312*4882a593Smuzhiyun 		switch ((read_c0_prid() & PRID_REV_MASK)) {
313*4882a593Smuzhiyun 		case 0x04:
314*4882a593Smuzhiyun 			chipid_reg = BCM_3368_PERF_BASE;
315*4882a593Smuzhiyun 			break;
316*4882a593Smuzhiyun 		case 0x10:
317*4882a593Smuzhiyun 			chipid_reg = BCM_6345_PERF_BASE;
318*4882a593Smuzhiyun 			break;
319*4882a593Smuzhiyun 		default:
320*4882a593Smuzhiyun 			chipid_reg = BCM_6368_PERF_BASE;
321*4882a593Smuzhiyun 			break;
322*4882a593Smuzhiyun 		}
323*4882a593Smuzhiyun 		break;
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/*
327*4882a593Smuzhiyun 	 * really early to panic, but delaying panic would not help since we
328*4882a593Smuzhiyun 	 * will never get any working console
329*4882a593Smuzhiyun 	 */
330*4882a593Smuzhiyun 	if (!chipid_reg)
331*4882a593Smuzhiyun 		panic("unsupported Broadcom CPU");
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* read out CPU type */
334*4882a593Smuzhiyun 	tmp = bcm_readl(chipid_reg);
335*4882a593Smuzhiyun 	bcm63xx_cpu_id = (tmp & REV_CHIPID_MASK) >> REV_CHIPID_SHIFT;
336*4882a593Smuzhiyun 	bcm63xx_cpu_rev = (tmp & REV_REVID_MASK) >> REV_REVID_SHIFT;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	switch (bcm63xx_cpu_id) {
339*4882a593Smuzhiyun 	case BCM3368_CPU_ID:
340*4882a593Smuzhiyun 		bcm63xx_regs_base = bcm3368_regs_base;
341*4882a593Smuzhiyun 		bcm63xx_irqs = bcm3368_irqs;
342*4882a593Smuzhiyun 		break;
343*4882a593Smuzhiyun 	case BCM6328_CPU_ID:
344*4882a593Smuzhiyun 		bcm63xx_regs_base = bcm6328_regs_base;
345*4882a593Smuzhiyun 		bcm63xx_irqs = bcm6328_irqs;
346*4882a593Smuzhiyun 		break;
347*4882a593Smuzhiyun 	case BCM6338_CPU_ID:
348*4882a593Smuzhiyun 		bcm63xx_regs_base = bcm6338_regs_base;
349*4882a593Smuzhiyun 		bcm63xx_irqs = bcm6338_irqs;
350*4882a593Smuzhiyun 		break;
351*4882a593Smuzhiyun 	case BCM6345_CPU_ID:
352*4882a593Smuzhiyun 		bcm63xx_regs_base = bcm6345_regs_base;
353*4882a593Smuzhiyun 		bcm63xx_irqs = bcm6345_irqs;
354*4882a593Smuzhiyun 		break;
355*4882a593Smuzhiyun 	case BCM6348_CPU_ID:
356*4882a593Smuzhiyun 		bcm63xx_regs_base = bcm6348_regs_base;
357*4882a593Smuzhiyun 		bcm63xx_irqs = bcm6348_irqs;
358*4882a593Smuzhiyun 		break;
359*4882a593Smuzhiyun 	case BCM6358_CPU_ID:
360*4882a593Smuzhiyun 		bcm63xx_regs_base = bcm6358_regs_base;
361*4882a593Smuzhiyun 		bcm63xx_irqs = bcm6358_irqs;
362*4882a593Smuzhiyun 		break;
363*4882a593Smuzhiyun 	case BCM6362_CPU_ID:
364*4882a593Smuzhiyun 		bcm63xx_regs_base = bcm6362_regs_base;
365*4882a593Smuzhiyun 		bcm63xx_irqs = bcm6362_irqs;
366*4882a593Smuzhiyun 		break;
367*4882a593Smuzhiyun 	case BCM6368_CPU_ID:
368*4882a593Smuzhiyun 		bcm63xx_regs_base = bcm6368_regs_base;
369*4882a593Smuzhiyun 		bcm63xx_irqs = bcm6368_irqs;
370*4882a593Smuzhiyun 		break;
371*4882a593Smuzhiyun 	default:
372*4882a593Smuzhiyun 		panic("unsupported broadcom CPU %x", bcm63xx_cpu_id);
373*4882a593Smuzhiyun 		break;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	bcm63xx_cpu_freq = detect_cpu_clock();
377*4882a593Smuzhiyun 	bcm63xx_memory_size = detect_memory_size();
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	pr_info("Detected Broadcom 0x%04x CPU revision %02x\n",
380*4882a593Smuzhiyun 		bcm63xx_cpu_id, bcm63xx_cpu_rev);
381*4882a593Smuzhiyun 	pr_info("CPU frequency is %u MHz\n",
382*4882a593Smuzhiyun 		bcm63xx_cpu_freq / 1000000);
383*4882a593Smuzhiyun 	pr_info("%uMB of RAM installed\n",
384*4882a593Smuzhiyun 		bcm63xx_memory_size >> 20);
385*4882a593Smuzhiyun }
386