1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Atheros AR71XX/AR724X/AR913X specific setup
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
6*4882a593Smuzhiyun * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
7*4882a593Smuzhiyun * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/memblock.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/clk.h>
18*4882a593Smuzhiyun #include <linux/of_clk.h>
19*4882a593Smuzhiyun #include <linux/of_fdt.h>
20*4882a593Smuzhiyun #include <linux/irqchip.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <asm/bootinfo.h>
23*4882a593Smuzhiyun #include <asm/idle.h>
24*4882a593Smuzhiyun #include <asm/time.h> /* for mips_hpt_frequency */
25*4882a593Smuzhiyun #include <asm/reboot.h> /* for _machine_{restart,halt} */
26*4882a593Smuzhiyun #include <asm/prom.h>
27*4882a593Smuzhiyun #include <asm/fw/fw.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <asm/mach-ath79/ath79.h>
30*4882a593Smuzhiyun #include <asm/mach-ath79/ar71xx_regs.h>
31*4882a593Smuzhiyun #include "common.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define ATH79_SYS_TYPE_LEN 64
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static char ath79_sys_type[ATH79_SYS_TYPE_LEN];
36*4882a593Smuzhiyun
ath79_restart(char * command)37*4882a593Smuzhiyun static void ath79_restart(char *command)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun local_irq_disable();
40*4882a593Smuzhiyun ath79_device_reset_set(AR71XX_RESET_FULL_CHIP);
41*4882a593Smuzhiyun for (;;)
42*4882a593Smuzhiyun if (cpu_wait)
43*4882a593Smuzhiyun cpu_wait();
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
ath79_halt(void)46*4882a593Smuzhiyun static void ath79_halt(void)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun while (1)
49*4882a593Smuzhiyun cpu_wait();
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
ath79_detect_sys_type(void)52*4882a593Smuzhiyun static void __init ath79_detect_sys_type(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun char *chip = "????";
55*4882a593Smuzhiyun u32 id;
56*4882a593Smuzhiyun u32 major;
57*4882a593Smuzhiyun u32 minor;
58*4882a593Smuzhiyun u32 rev = 0;
59*4882a593Smuzhiyun u32 ver = 1;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun id = ath79_reset_rr(AR71XX_RESET_REG_REV_ID);
62*4882a593Smuzhiyun major = id & REV_ID_MAJOR_MASK;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun switch (major) {
65*4882a593Smuzhiyun case REV_ID_MAJOR_AR71XX:
66*4882a593Smuzhiyun minor = id & AR71XX_REV_ID_MINOR_MASK;
67*4882a593Smuzhiyun rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
68*4882a593Smuzhiyun rev &= AR71XX_REV_ID_REVISION_MASK;
69*4882a593Smuzhiyun switch (minor) {
70*4882a593Smuzhiyun case AR71XX_REV_ID_MINOR_AR7130:
71*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR7130;
72*4882a593Smuzhiyun chip = "7130";
73*4882a593Smuzhiyun break;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun case AR71XX_REV_ID_MINOR_AR7141:
76*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR7141;
77*4882a593Smuzhiyun chip = "7141";
78*4882a593Smuzhiyun break;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun case AR71XX_REV_ID_MINOR_AR7161:
81*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR7161;
82*4882a593Smuzhiyun chip = "7161";
83*4882a593Smuzhiyun break;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun case REV_ID_MAJOR_AR7240:
88*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR7240;
89*4882a593Smuzhiyun chip = "7240";
90*4882a593Smuzhiyun rev = id & AR724X_REV_ID_REVISION_MASK;
91*4882a593Smuzhiyun break;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun case REV_ID_MAJOR_AR7241:
94*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR7241;
95*4882a593Smuzhiyun chip = "7241";
96*4882a593Smuzhiyun rev = id & AR724X_REV_ID_REVISION_MASK;
97*4882a593Smuzhiyun break;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun case REV_ID_MAJOR_AR7242:
100*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR7242;
101*4882a593Smuzhiyun chip = "7242";
102*4882a593Smuzhiyun rev = id & AR724X_REV_ID_REVISION_MASK;
103*4882a593Smuzhiyun break;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun case REV_ID_MAJOR_AR913X:
106*4882a593Smuzhiyun minor = id & AR913X_REV_ID_MINOR_MASK;
107*4882a593Smuzhiyun rev = id >> AR913X_REV_ID_REVISION_SHIFT;
108*4882a593Smuzhiyun rev &= AR913X_REV_ID_REVISION_MASK;
109*4882a593Smuzhiyun switch (minor) {
110*4882a593Smuzhiyun case AR913X_REV_ID_MINOR_AR9130:
111*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR9130;
112*4882a593Smuzhiyun chip = "9130";
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun case AR913X_REV_ID_MINOR_AR9132:
116*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR9132;
117*4882a593Smuzhiyun chip = "9132";
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun break;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun case REV_ID_MAJOR_AR9330:
123*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR9330;
124*4882a593Smuzhiyun chip = "9330";
125*4882a593Smuzhiyun rev = id & AR933X_REV_ID_REVISION_MASK;
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun case REV_ID_MAJOR_AR9331:
129*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR9331;
130*4882a593Smuzhiyun chip = "9331";
131*4882a593Smuzhiyun rev = id & AR933X_REV_ID_REVISION_MASK;
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun case REV_ID_MAJOR_AR9341:
135*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR9341;
136*4882a593Smuzhiyun chip = "9341";
137*4882a593Smuzhiyun rev = id & AR934X_REV_ID_REVISION_MASK;
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun case REV_ID_MAJOR_AR9342:
141*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR9342;
142*4882a593Smuzhiyun chip = "9342";
143*4882a593Smuzhiyun rev = id & AR934X_REV_ID_REVISION_MASK;
144*4882a593Smuzhiyun break;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun case REV_ID_MAJOR_AR9344:
147*4882a593Smuzhiyun ath79_soc = ATH79_SOC_AR9344;
148*4882a593Smuzhiyun chip = "9344";
149*4882a593Smuzhiyun rev = id & AR934X_REV_ID_REVISION_MASK;
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun case REV_ID_MAJOR_QCA9533_V2:
153*4882a593Smuzhiyun ver = 2;
154*4882a593Smuzhiyun ath79_soc_rev = 2;
155*4882a593Smuzhiyun fallthrough;
156*4882a593Smuzhiyun case REV_ID_MAJOR_QCA9533:
157*4882a593Smuzhiyun ath79_soc = ATH79_SOC_QCA9533;
158*4882a593Smuzhiyun chip = "9533";
159*4882a593Smuzhiyun rev = id & QCA953X_REV_ID_REVISION_MASK;
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun case REV_ID_MAJOR_QCA9556:
163*4882a593Smuzhiyun ath79_soc = ATH79_SOC_QCA9556;
164*4882a593Smuzhiyun chip = "9556";
165*4882a593Smuzhiyun rev = id & QCA955X_REV_ID_REVISION_MASK;
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun case REV_ID_MAJOR_QCA9558:
169*4882a593Smuzhiyun ath79_soc = ATH79_SOC_QCA9558;
170*4882a593Smuzhiyun chip = "9558";
171*4882a593Smuzhiyun rev = id & QCA955X_REV_ID_REVISION_MASK;
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun case REV_ID_MAJOR_QCA956X:
175*4882a593Smuzhiyun ath79_soc = ATH79_SOC_QCA956X;
176*4882a593Smuzhiyun chip = "956X";
177*4882a593Smuzhiyun rev = id & QCA956X_REV_ID_REVISION_MASK;
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun case REV_ID_MAJOR_TP9343:
181*4882a593Smuzhiyun ath79_soc = ATH79_SOC_TP9343;
182*4882a593Smuzhiyun chip = "9343";
183*4882a593Smuzhiyun rev = id & QCA956X_REV_ID_REVISION_MASK;
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun default:
187*4882a593Smuzhiyun panic("ath79: unknown SoC, id:0x%08x", id);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (ver == 1)
191*4882a593Smuzhiyun ath79_soc_rev = rev;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (soc_is_qca953x() || soc_is_qca955x() || soc_is_qca956x())
194*4882a593Smuzhiyun sprintf(ath79_sys_type, "Qualcomm Atheros QCA%s ver %u rev %u",
195*4882a593Smuzhiyun chip, ver, rev);
196*4882a593Smuzhiyun else if (soc_is_tp9343())
197*4882a593Smuzhiyun sprintf(ath79_sys_type, "Qualcomm Atheros TP%s rev %u",
198*4882a593Smuzhiyun chip, rev);
199*4882a593Smuzhiyun else
200*4882a593Smuzhiyun sprintf(ath79_sys_type, "Atheros AR%s rev %u", chip, rev);
201*4882a593Smuzhiyun pr_info("SoC: %s\n", ath79_sys_type);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
get_system_type(void)204*4882a593Smuzhiyun const char *get_system_type(void)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun return ath79_sys_type;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
get_c0_compare_int(void)209*4882a593Smuzhiyun unsigned int get_c0_compare_int(void)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun return CP0_LEGACY_COMPARE_IRQ;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
plat_mem_setup(void)214*4882a593Smuzhiyun void __init plat_mem_setup(void)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun unsigned long fdt_start;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun set_io_port_base(KSEG1);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Get the position of the FDT passed by the bootloader */
221*4882a593Smuzhiyun fdt_start = fw_getenvl("fdt_start");
222*4882a593Smuzhiyun if (fdt_start)
223*4882a593Smuzhiyun __dt_setup_arch((void *)KSEG0ADDR(fdt_start));
224*4882a593Smuzhiyun else if (fw_passed_dtb)
225*4882a593Smuzhiyun __dt_setup_arch((void *)KSEG0ADDR(fw_passed_dtb));
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun ath79_reset_base = ioremap(AR71XX_RESET_BASE,
228*4882a593Smuzhiyun AR71XX_RESET_SIZE);
229*4882a593Smuzhiyun ath79_pll_base = ioremap(AR71XX_PLL_BASE,
230*4882a593Smuzhiyun AR71XX_PLL_SIZE);
231*4882a593Smuzhiyun ath79_detect_sys_type();
232*4882a593Smuzhiyun ath79_ddr_ctrl_init();
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun detect_memory_region(0, ATH79_MEM_SIZE_MIN, ATH79_MEM_SIZE_MAX);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun _machine_restart = ath79_restart;
237*4882a593Smuzhiyun _machine_halt = ath79_halt;
238*4882a593Smuzhiyun pm_power_off = ath79_halt;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
plat_time_init(void)241*4882a593Smuzhiyun void __init plat_time_init(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct device_node *np;
244*4882a593Smuzhiyun struct clk *clk;
245*4882a593Smuzhiyun unsigned long cpu_clk_rate;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun of_clk_init(NULL);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun np = of_get_cpu_node(0, NULL);
250*4882a593Smuzhiyun if (!np) {
251*4882a593Smuzhiyun pr_err("Failed to get CPU node\n");
252*4882a593Smuzhiyun return;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun clk = of_clk_get(np, 0);
256*4882a593Smuzhiyun if (IS_ERR(clk)) {
257*4882a593Smuzhiyun pr_err("Failed to get CPU clock: %ld\n", PTR_ERR(clk));
258*4882a593Smuzhiyun return;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun cpu_clk_rate = clk_get_rate(clk);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun pr_info("CPU clock: %lu.%03lu MHz\n",
264*4882a593Smuzhiyun cpu_clk_rate / 1000000, (cpu_clk_rate / 1000) % 1000);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun mips_hpt_frequency = cpu_clk_rate / 2;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun clk_put(clk);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
arch_init_irq(void)271*4882a593Smuzhiyun void __init arch_init_irq(void)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun irqchip_init();
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
device_tree_init(void)276*4882a593Smuzhiyun void __init device_tree_init(void)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun unflatten_and_copy_device_tree();
279*4882a593Smuzhiyun }
280