1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Atheros AR71XX/AR724X/AR913X common routines
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
6*4882a593Smuzhiyun * Copyright (C) 2011 Gabor Juhos <juhosg@openwrt.org>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/clkdev.h>
17*4882a593Smuzhiyun #include <linux/clk-provider.h>
18*4882a593Smuzhiyun #include <linux/of.h>
19*4882a593Smuzhiyun #include <linux/of_address.h>
20*4882a593Smuzhiyun #include <dt-bindings/clock/ath79-clk.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include <asm/div64.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <asm/mach-ath79/ath79.h>
25*4882a593Smuzhiyun #include <asm/mach-ath79/ar71xx_regs.h>
26*4882a593Smuzhiyun #include "common.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define AR71XX_BASE_FREQ 40000000
29*4882a593Smuzhiyun #define AR724X_BASE_FREQ 40000000
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static struct clk *clks[ATH79_CLK_END];
32*4882a593Smuzhiyun static struct clk_onecell_data clk_data = {
33*4882a593Smuzhiyun .clks = clks,
34*4882a593Smuzhiyun .clk_num = ARRAY_SIZE(clks),
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static const char * const clk_names[ATH79_CLK_END] = {
38*4882a593Smuzhiyun [ATH79_CLK_CPU] = "cpu",
39*4882a593Smuzhiyun [ATH79_CLK_DDR] = "ddr",
40*4882a593Smuzhiyun [ATH79_CLK_AHB] = "ahb",
41*4882a593Smuzhiyun [ATH79_CLK_REF] = "ref",
42*4882a593Smuzhiyun [ATH79_CLK_MDIO] = "mdio",
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
ath79_clk_name(int type)45*4882a593Smuzhiyun static const char * __init ath79_clk_name(int type)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun BUG_ON(type >= ARRAY_SIZE(clk_names) || !clk_names[type]);
48*4882a593Smuzhiyun return clk_names[type];
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
__ath79_set_clk(int type,const char * name,struct clk * clk)51*4882a593Smuzhiyun static void __init __ath79_set_clk(int type, const char *name, struct clk *clk)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun if (IS_ERR(clk))
54*4882a593Smuzhiyun panic("failed to allocate %s clock structure", clk_names[type]);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun clks[type] = clk;
57*4882a593Smuzhiyun clk_register_clkdev(clk, name, NULL);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
ath79_set_clk(int type,unsigned long rate)60*4882a593Smuzhiyun static struct clk * __init ath79_set_clk(int type, unsigned long rate)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun const char *name = ath79_clk_name(type);
63*4882a593Smuzhiyun struct clk *clk;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun clk = clk_register_fixed_rate(NULL, name, NULL, 0, rate);
66*4882a593Smuzhiyun __ath79_set_clk(type, name, clk);
67*4882a593Smuzhiyun return clk;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
ath79_set_ff_clk(int type,const char * parent,unsigned int mult,unsigned int div)70*4882a593Smuzhiyun static struct clk * __init ath79_set_ff_clk(int type, const char *parent,
71*4882a593Smuzhiyun unsigned int mult, unsigned int div)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun const char *name = ath79_clk_name(type);
74*4882a593Smuzhiyun struct clk *clk;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun clk = clk_register_fixed_factor(NULL, name, parent, 0, mult, div);
77*4882a593Smuzhiyun __ath79_set_clk(type, name, clk);
78*4882a593Smuzhiyun return clk;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
ath79_setup_ref_clk(unsigned long rate)81*4882a593Smuzhiyun static unsigned long __init ath79_setup_ref_clk(unsigned long rate)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct clk *clk = clks[ATH79_CLK_REF];
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (clk)
86*4882a593Smuzhiyun rate = clk_get_rate(clk);
87*4882a593Smuzhiyun else
88*4882a593Smuzhiyun clk = ath79_set_clk(ATH79_CLK_REF, rate);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return rate;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
ar71xx_clocks_init(void __iomem * pll_base)93*4882a593Smuzhiyun static void __init ar71xx_clocks_init(void __iomem *pll_base)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun unsigned long ref_rate;
96*4882a593Smuzhiyun unsigned long cpu_rate;
97*4882a593Smuzhiyun unsigned long ddr_rate;
98*4882a593Smuzhiyun unsigned long ahb_rate;
99*4882a593Smuzhiyun u32 pll;
100*4882a593Smuzhiyun u32 freq;
101*4882a593Smuzhiyun u32 div;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun ref_rate = ath79_setup_ref_clk(AR71XX_BASE_FREQ);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun pll = __raw_readl(pll_base + AR71XX_PLL_REG_CPU_CONFIG);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun div = ((pll >> AR71XX_PLL_FB_SHIFT) & AR71XX_PLL_FB_MASK) + 1;
108*4882a593Smuzhiyun freq = div * ref_rate;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun div = ((pll >> AR71XX_CPU_DIV_SHIFT) & AR71XX_CPU_DIV_MASK) + 1;
111*4882a593Smuzhiyun cpu_rate = freq / div;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun div = ((pll >> AR71XX_DDR_DIV_SHIFT) & AR71XX_DDR_DIV_MASK) + 1;
114*4882a593Smuzhiyun ddr_rate = freq / div;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun div = (((pll >> AR71XX_AHB_DIV_SHIFT) & AR71XX_AHB_DIV_MASK) + 1) * 2;
117*4882a593Smuzhiyun ahb_rate = cpu_rate / div;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_CPU, cpu_rate);
120*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
121*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
ar724x_clocks_init(void __iomem * pll_base)124*4882a593Smuzhiyun static void __init ar724x_clocks_init(void __iomem *pll_base)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun u32 mult, div, ddr_div, ahb_div;
127*4882a593Smuzhiyun u32 pll;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun ath79_setup_ref_clk(AR71XX_BASE_FREQ);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun pll = __raw_readl(pll_base + AR724X_PLL_REG_CPU_CONFIG);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun mult = ((pll >> AR724X_PLL_FB_SHIFT) & AR724X_PLL_FB_MASK);
134*4882a593Smuzhiyun div = ((pll >> AR724X_PLL_REF_DIV_SHIFT) & AR724X_PLL_REF_DIV_MASK) * 2;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun ddr_div = ((pll >> AR724X_DDR_DIV_SHIFT) & AR724X_DDR_DIV_MASK) + 1;
137*4882a593Smuzhiyun ahb_div = (((pll >> AR724X_AHB_DIV_SHIFT) & AR724X_AHB_DIV_MASK) + 1) * 2;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ath79_set_ff_clk(ATH79_CLK_CPU, "ref", mult, div);
140*4882a593Smuzhiyun ath79_set_ff_clk(ATH79_CLK_DDR, "ref", mult, div * ddr_div);
141*4882a593Smuzhiyun ath79_set_ff_clk(ATH79_CLK_AHB, "ref", mult, div * ahb_div);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
ar933x_clocks_init(void __iomem * pll_base)144*4882a593Smuzhiyun static void __init ar933x_clocks_init(void __iomem *pll_base)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun unsigned long ref_rate;
147*4882a593Smuzhiyun u32 clock_ctrl;
148*4882a593Smuzhiyun u32 ref_div;
149*4882a593Smuzhiyun u32 ninit_mul;
150*4882a593Smuzhiyun u32 out_div;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun u32 cpu_div;
153*4882a593Smuzhiyun u32 ddr_div;
154*4882a593Smuzhiyun u32 ahb_div;
155*4882a593Smuzhiyun u32 t;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun t = ath79_reset_rr(AR933X_RESET_REG_BOOTSTRAP);
158*4882a593Smuzhiyun if (t & AR933X_BOOTSTRAP_REF_CLK_40)
159*4882a593Smuzhiyun ref_rate = (40 * 1000 * 1000);
160*4882a593Smuzhiyun else
161*4882a593Smuzhiyun ref_rate = (25 * 1000 * 1000);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun ath79_setup_ref_clk(ref_rate);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun clock_ctrl = __raw_readl(pll_base + AR933X_PLL_CLOCK_CTRL_REG);
166*4882a593Smuzhiyun if (clock_ctrl & AR933X_PLL_CLOCK_CTRL_BYPASS) {
167*4882a593Smuzhiyun ref_div = 1;
168*4882a593Smuzhiyun ninit_mul = 1;
169*4882a593Smuzhiyun out_div = 1;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun cpu_div = 1;
172*4882a593Smuzhiyun ddr_div = 1;
173*4882a593Smuzhiyun ahb_div = 1;
174*4882a593Smuzhiyun } else {
175*4882a593Smuzhiyun u32 cpu_config;
176*4882a593Smuzhiyun u32 t;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun cpu_config = __raw_readl(pll_base + AR933X_PLL_CPU_CONFIG_REG);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun t = (cpu_config >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
181*4882a593Smuzhiyun AR933X_PLL_CPU_CONFIG_REFDIV_MASK;
182*4882a593Smuzhiyun ref_div = t;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun ninit_mul = (cpu_config >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) &
185*4882a593Smuzhiyun AR933X_PLL_CPU_CONFIG_NINT_MASK;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun t = (cpu_config >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
188*4882a593Smuzhiyun AR933X_PLL_CPU_CONFIG_OUTDIV_MASK;
189*4882a593Smuzhiyun if (t == 0)
190*4882a593Smuzhiyun t = 1;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun out_div = (1 << t);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun cpu_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT) &
195*4882a593Smuzhiyun AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK) + 1;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun ddr_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT) &
198*4882a593Smuzhiyun AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK) + 1;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun ahb_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT) &
201*4882a593Smuzhiyun AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK) + 1;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun ath79_set_ff_clk(ATH79_CLK_CPU, "ref", ninit_mul,
205*4882a593Smuzhiyun ref_div * out_div * cpu_div);
206*4882a593Smuzhiyun ath79_set_ff_clk(ATH79_CLK_DDR, "ref", ninit_mul,
207*4882a593Smuzhiyun ref_div * out_div * ddr_div);
208*4882a593Smuzhiyun ath79_set_ff_clk(ATH79_CLK_AHB, "ref", ninit_mul,
209*4882a593Smuzhiyun ref_div * out_div * ahb_div);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
ar934x_get_pll_freq(u32 ref,u32 ref_div,u32 nint,u32 nfrac,u32 frac,u32 out_div)212*4882a593Smuzhiyun static u32 __init ar934x_get_pll_freq(u32 ref, u32 ref_div, u32 nint, u32 nfrac,
213*4882a593Smuzhiyun u32 frac, u32 out_div)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun u64 t;
216*4882a593Smuzhiyun u32 ret;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun t = ref;
219*4882a593Smuzhiyun t *= nint;
220*4882a593Smuzhiyun do_div(t, ref_div);
221*4882a593Smuzhiyun ret = t;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun t = ref;
224*4882a593Smuzhiyun t *= nfrac;
225*4882a593Smuzhiyun do_div(t, ref_div * frac);
226*4882a593Smuzhiyun ret += t;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun ret /= (1 << out_div);
229*4882a593Smuzhiyun return ret;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
ar934x_clocks_init(void __iomem * pll_base)232*4882a593Smuzhiyun static void __init ar934x_clocks_init(void __iomem *pll_base)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun unsigned long ref_rate;
235*4882a593Smuzhiyun unsigned long cpu_rate;
236*4882a593Smuzhiyun unsigned long ddr_rate;
237*4882a593Smuzhiyun unsigned long ahb_rate;
238*4882a593Smuzhiyun u32 pll, out_div, ref_div, nint, nfrac, frac, clk_ctrl, postdiv;
239*4882a593Smuzhiyun u32 cpu_pll, ddr_pll;
240*4882a593Smuzhiyun u32 bootstrap;
241*4882a593Smuzhiyun void __iomem *dpll_base;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun dpll_base = ioremap(AR934X_SRIF_BASE, AR934X_SRIF_SIZE);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun bootstrap = ath79_reset_rr(AR934X_RESET_REG_BOOTSTRAP);
246*4882a593Smuzhiyun if (bootstrap & AR934X_BOOTSTRAP_REF_CLK_40)
247*4882a593Smuzhiyun ref_rate = 40 * 1000 * 1000;
248*4882a593Smuzhiyun else
249*4882a593Smuzhiyun ref_rate = 25 * 1000 * 1000;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun ref_rate = ath79_setup_ref_clk(ref_rate);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL2_REG);
254*4882a593Smuzhiyun if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
255*4882a593Smuzhiyun out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
256*4882a593Smuzhiyun AR934X_SRIF_DPLL2_OUTDIV_MASK;
257*4882a593Smuzhiyun pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL1_REG);
258*4882a593Smuzhiyun nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
259*4882a593Smuzhiyun AR934X_SRIF_DPLL1_NINT_MASK;
260*4882a593Smuzhiyun nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
261*4882a593Smuzhiyun ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
262*4882a593Smuzhiyun AR934X_SRIF_DPLL1_REFDIV_MASK;
263*4882a593Smuzhiyun frac = 1 << 18;
264*4882a593Smuzhiyun } else {
265*4882a593Smuzhiyun pll = __raw_readl(pll_base + AR934X_PLL_CPU_CONFIG_REG);
266*4882a593Smuzhiyun out_div = (pll >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
267*4882a593Smuzhiyun AR934X_PLL_CPU_CONFIG_OUTDIV_MASK;
268*4882a593Smuzhiyun ref_div = (pll >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
269*4882a593Smuzhiyun AR934X_PLL_CPU_CONFIG_REFDIV_MASK;
270*4882a593Smuzhiyun nint = (pll >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) &
271*4882a593Smuzhiyun AR934X_PLL_CPU_CONFIG_NINT_MASK;
272*4882a593Smuzhiyun nfrac = (pll >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
273*4882a593Smuzhiyun AR934X_PLL_CPU_CONFIG_NFRAC_MASK;
274*4882a593Smuzhiyun frac = 1 << 6;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun cpu_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint,
278*4882a593Smuzhiyun nfrac, frac, out_div);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL2_REG);
281*4882a593Smuzhiyun if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
282*4882a593Smuzhiyun out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
283*4882a593Smuzhiyun AR934X_SRIF_DPLL2_OUTDIV_MASK;
284*4882a593Smuzhiyun pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL1_REG);
285*4882a593Smuzhiyun nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
286*4882a593Smuzhiyun AR934X_SRIF_DPLL1_NINT_MASK;
287*4882a593Smuzhiyun nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
288*4882a593Smuzhiyun ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
289*4882a593Smuzhiyun AR934X_SRIF_DPLL1_REFDIV_MASK;
290*4882a593Smuzhiyun frac = 1 << 18;
291*4882a593Smuzhiyun } else {
292*4882a593Smuzhiyun pll = __raw_readl(pll_base + AR934X_PLL_DDR_CONFIG_REG);
293*4882a593Smuzhiyun out_div = (pll >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
294*4882a593Smuzhiyun AR934X_PLL_DDR_CONFIG_OUTDIV_MASK;
295*4882a593Smuzhiyun ref_div = (pll >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
296*4882a593Smuzhiyun AR934X_PLL_DDR_CONFIG_REFDIV_MASK;
297*4882a593Smuzhiyun nint = (pll >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) &
298*4882a593Smuzhiyun AR934X_PLL_DDR_CONFIG_NINT_MASK;
299*4882a593Smuzhiyun nfrac = (pll >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
300*4882a593Smuzhiyun AR934X_PLL_DDR_CONFIG_NFRAC_MASK;
301*4882a593Smuzhiyun frac = 1 << 10;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun ddr_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint,
305*4882a593Smuzhiyun nfrac, frac, out_div);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun clk_ctrl = __raw_readl(pll_base + AR934X_PLL_CPU_DDR_CLK_CTRL_REG);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT) &
310*4882a593Smuzhiyun AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS)
313*4882a593Smuzhiyun cpu_rate = ref_rate;
314*4882a593Smuzhiyun else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL)
315*4882a593Smuzhiyun cpu_rate = cpu_pll / (postdiv + 1);
316*4882a593Smuzhiyun else
317*4882a593Smuzhiyun cpu_rate = ddr_pll / (postdiv + 1);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT) &
320*4882a593Smuzhiyun AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS)
323*4882a593Smuzhiyun ddr_rate = ref_rate;
324*4882a593Smuzhiyun else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL)
325*4882a593Smuzhiyun ddr_rate = ddr_pll / (postdiv + 1);
326*4882a593Smuzhiyun else
327*4882a593Smuzhiyun ddr_rate = cpu_pll / (postdiv + 1);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT) &
330*4882a593Smuzhiyun AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS)
333*4882a593Smuzhiyun ahb_rate = ref_rate;
334*4882a593Smuzhiyun else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL)
335*4882a593Smuzhiyun ahb_rate = ddr_pll / (postdiv + 1);
336*4882a593Smuzhiyun else
337*4882a593Smuzhiyun ahb_rate = cpu_pll / (postdiv + 1);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_CPU, cpu_rate);
340*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
341*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun clk_ctrl = __raw_readl(pll_base + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
344*4882a593Smuzhiyun if (clk_ctrl & AR934X_PLL_SWITCH_CLOCK_CONTROL_MDIO_CLK_SEL)
345*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_MDIO, 100 * 1000 * 1000);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun iounmap(dpll_base);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
qca953x_clocks_init(void __iomem * pll_base)350*4882a593Smuzhiyun static void __init qca953x_clocks_init(void __iomem *pll_base)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun unsigned long ref_rate;
353*4882a593Smuzhiyun unsigned long cpu_rate;
354*4882a593Smuzhiyun unsigned long ddr_rate;
355*4882a593Smuzhiyun unsigned long ahb_rate;
356*4882a593Smuzhiyun u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv;
357*4882a593Smuzhiyun u32 cpu_pll, ddr_pll;
358*4882a593Smuzhiyun u32 bootstrap;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun bootstrap = ath79_reset_rr(QCA953X_RESET_REG_BOOTSTRAP);
361*4882a593Smuzhiyun if (bootstrap & QCA953X_BOOTSTRAP_REF_CLK_40)
362*4882a593Smuzhiyun ref_rate = 40 * 1000 * 1000;
363*4882a593Smuzhiyun else
364*4882a593Smuzhiyun ref_rate = 25 * 1000 * 1000;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun ref_rate = ath79_setup_ref_clk(ref_rate);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun pll = __raw_readl(pll_base + QCA953X_PLL_CPU_CONFIG_REG);
369*4882a593Smuzhiyun out_div = (pll >> QCA953X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
370*4882a593Smuzhiyun QCA953X_PLL_CPU_CONFIG_OUTDIV_MASK;
371*4882a593Smuzhiyun ref_div = (pll >> QCA953X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
372*4882a593Smuzhiyun QCA953X_PLL_CPU_CONFIG_REFDIV_MASK;
373*4882a593Smuzhiyun nint = (pll >> QCA953X_PLL_CPU_CONFIG_NINT_SHIFT) &
374*4882a593Smuzhiyun QCA953X_PLL_CPU_CONFIG_NINT_MASK;
375*4882a593Smuzhiyun frac = (pll >> QCA953X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
376*4882a593Smuzhiyun QCA953X_PLL_CPU_CONFIG_NFRAC_MASK;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun cpu_pll = nint * ref_rate / ref_div;
379*4882a593Smuzhiyun cpu_pll += frac * (ref_rate >> 6) / ref_div;
380*4882a593Smuzhiyun cpu_pll /= (1 << out_div);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun pll = __raw_readl(pll_base + QCA953X_PLL_DDR_CONFIG_REG);
383*4882a593Smuzhiyun out_div = (pll >> QCA953X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
384*4882a593Smuzhiyun QCA953X_PLL_DDR_CONFIG_OUTDIV_MASK;
385*4882a593Smuzhiyun ref_div = (pll >> QCA953X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
386*4882a593Smuzhiyun QCA953X_PLL_DDR_CONFIG_REFDIV_MASK;
387*4882a593Smuzhiyun nint = (pll >> QCA953X_PLL_DDR_CONFIG_NINT_SHIFT) &
388*4882a593Smuzhiyun QCA953X_PLL_DDR_CONFIG_NINT_MASK;
389*4882a593Smuzhiyun frac = (pll >> QCA953X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
390*4882a593Smuzhiyun QCA953X_PLL_DDR_CONFIG_NFRAC_MASK;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun ddr_pll = nint * ref_rate / ref_div;
393*4882a593Smuzhiyun ddr_pll += frac * (ref_rate >> 6) / (ref_div << 4);
394*4882a593Smuzhiyun ddr_pll /= (1 << out_div);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun clk_ctrl = __raw_readl(pll_base + QCA953X_PLL_CLK_CTRL_REG);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun postdiv = (clk_ctrl >> QCA953X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
399*4882a593Smuzhiyun QCA953X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun if (clk_ctrl & QCA953X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
402*4882a593Smuzhiyun cpu_rate = ref_rate;
403*4882a593Smuzhiyun else if (clk_ctrl & QCA953X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL)
404*4882a593Smuzhiyun cpu_rate = cpu_pll / (postdiv + 1);
405*4882a593Smuzhiyun else
406*4882a593Smuzhiyun cpu_rate = ddr_pll / (postdiv + 1);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun postdiv = (clk_ctrl >> QCA953X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
409*4882a593Smuzhiyun QCA953X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if (clk_ctrl & QCA953X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
412*4882a593Smuzhiyun ddr_rate = ref_rate;
413*4882a593Smuzhiyun else if (clk_ctrl & QCA953X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL)
414*4882a593Smuzhiyun ddr_rate = ddr_pll / (postdiv + 1);
415*4882a593Smuzhiyun else
416*4882a593Smuzhiyun ddr_rate = cpu_pll / (postdiv + 1);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun postdiv = (clk_ctrl >> QCA953X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
419*4882a593Smuzhiyun QCA953X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (clk_ctrl & QCA953X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
422*4882a593Smuzhiyun ahb_rate = ref_rate;
423*4882a593Smuzhiyun else if (clk_ctrl & QCA953X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
424*4882a593Smuzhiyun ahb_rate = ddr_pll / (postdiv + 1);
425*4882a593Smuzhiyun else
426*4882a593Smuzhiyun ahb_rate = cpu_pll / (postdiv + 1);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_CPU, cpu_rate);
429*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
430*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
qca955x_clocks_init(void __iomem * pll_base)433*4882a593Smuzhiyun static void __init qca955x_clocks_init(void __iomem *pll_base)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun unsigned long ref_rate;
436*4882a593Smuzhiyun unsigned long cpu_rate;
437*4882a593Smuzhiyun unsigned long ddr_rate;
438*4882a593Smuzhiyun unsigned long ahb_rate;
439*4882a593Smuzhiyun u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv;
440*4882a593Smuzhiyun u32 cpu_pll, ddr_pll;
441*4882a593Smuzhiyun u32 bootstrap;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun bootstrap = ath79_reset_rr(QCA955X_RESET_REG_BOOTSTRAP);
444*4882a593Smuzhiyun if (bootstrap & QCA955X_BOOTSTRAP_REF_CLK_40)
445*4882a593Smuzhiyun ref_rate = 40 * 1000 * 1000;
446*4882a593Smuzhiyun else
447*4882a593Smuzhiyun ref_rate = 25 * 1000 * 1000;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun ref_rate = ath79_setup_ref_clk(ref_rate);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun pll = __raw_readl(pll_base + QCA955X_PLL_CPU_CONFIG_REG);
452*4882a593Smuzhiyun out_div = (pll >> QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
453*4882a593Smuzhiyun QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK;
454*4882a593Smuzhiyun ref_div = (pll >> QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
455*4882a593Smuzhiyun QCA955X_PLL_CPU_CONFIG_REFDIV_MASK;
456*4882a593Smuzhiyun nint = (pll >> QCA955X_PLL_CPU_CONFIG_NINT_SHIFT) &
457*4882a593Smuzhiyun QCA955X_PLL_CPU_CONFIG_NINT_MASK;
458*4882a593Smuzhiyun frac = (pll >> QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
459*4882a593Smuzhiyun QCA955X_PLL_CPU_CONFIG_NFRAC_MASK;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun cpu_pll = nint * ref_rate / ref_div;
462*4882a593Smuzhiyun cpu_pll += frac * ref_rate / (ref_div * (1 << 6));
463*4882a593Smuzhiyun cpu_pll /= (1 << out_div);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun pll = __raw_readl(pll_base + QCA955X_PLL_DDR_CONFIG_REG);
466*4882a593Smuzhiyun out_div = (pll >> QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
467*4882a593Smuzhiyun QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK;
468*4882a593Smuzhiyun ref_div = (pll >> QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
469*4882a593Smuzhiyun QCA955X_PLL_DDR_CONFIG_REFDIV_MASK;
470*4882a593Smuzhiyun nint = (pll >> QCA955X_PLL_DDR_CONFIG_NINT_SHIFT) &
471*4882a593Smuzhiyun QCA955X_PLL_DDR_CONFIG_NINT_MASK;
472*4882a593Smuzhiyun frac = (pll >> QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
473*4882a593Smuzhiyun QCA955X_PLL_DDR_CONFIG_NFRAC_MASK;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun ddr_pll = nint * ref_rate / ref_div;
476*4882a593Smuzhiyun ddr_pll += frac * ref_rate / (ref_div * (1 << 10));
477*4882a593Smuzhiyun ddr_pll /= (1 << out_div);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun clk_ctrl = __raw_readl(pll_base + QCA955X_PLL_CLK_CTRL_REG);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
482*4882a593Smuzhiyun QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
485*4882a593Smuzhiyun cpu_rate = ref_rate;
486*4882a593Smuzhiyun else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL)
487*4882a593Smuzhiyun cpu_rate = ddr_pll / (postdiv + 1);
488*4882a593Smuzhiyun else
489*4882a593Smuzhiyun cpu_rate = cpu_pll / (postdiv + 1);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
492*4882a593Smuzhiyun QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
495*4882a593Smuzhiyun ddr_rate = ref_rate;
496*4882a593Smuzhiyun else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL)
497*4882a593Smuzhiyun ddr_rate = cpu_pll / (postdiv + 1);
498*4882a593Smuzhiyun else
499*4882a593Smuzhiyun ddr_rate = ddr_pll / (postdiv + 1);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
502*4882a593Smuzhiyun QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
505*4882a593Smuzhiyun ahb_rate = ref_rate;
506*4882a593Smuzhiyun else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
507*4882a593Smuzhiyun ahb_rate = ddr_pll / (postdiv + 1);
508*4882a593Smuzhiyun else
509*4882a593Smuzhiyun ahb_rate = cpu_pll / (postdiv + 1);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_CPU, cpu_rate);
512*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
513*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
qca956x_clocks_init(void __iomem * pll_base)516*4882a593Smuzhiyun static void __init qca956x_clocks_init(void __iomem *pll_base)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun unsigned long ref_rate;
519*4882a593Smuzhiyun unsigned long cpu_rate;
520*4882a593Smuzhiyun unsigned long ddr_rate;
521*4882a593Smuzhiyun unsigned long ahb_rate;
522*4882a593Smuzhiyun u32 pll, out_div, ref_div, nint, hfrac, lfrac, clk_ctrl, postdiv;
523*4882a593Smuzhiyun u32 cpu_pll, ddr_pll;
524*4882a593Smuzhiyun u32 bootstrap;
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /*
527*4882a593Smuzhiyun * QCA956x timer init workaround has to be applied right before setting
528*4882a593Smuzhiyun * up the clock. Else, there will be no jiffies
529*4882a593Smuzhiyun */
530*4882a593Smuzhiyun u32 misc;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun misc = ath79_reset_rr(AR71XX_RESET_REG_MISC_INT_ENABLE);
533*4882a593Smuzhiyun misc |= MISC_INT_MIPS_SI_TIMERINT_MASK;
534*4882a593Smuzhiyun ath79_reset_wr(AR71XX_RESET_REG_MISC_INT_ENABLE, misc);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun bootstrap = ath79_reset_rr(QCA956X_RESET_REG_BOOTSTRAP);
537*4882a593Smuzhiyun if (bootstrap & QCA956X_BOOTSTRAP_REF_CLK_40)
538*4882a593Smuzhiyun ref_rate = 40 * 1000 * 1000;
539*4882a593Smuzhiyun else
540*4882a593Smuzhiyun ref_rate = 25 * 1000 * 1000;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun ref_rate = ath79_setup_ref_clk(ref_rate);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun pll = __raw_readl(pll_base + QCA956X_PLL_CPU_CONFIG_REG);
545*4882a593Smuzhiyun out_div = (pll >> QCA956X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
546*4882a593Smuzhiyun QCA956X_PLL_CPU_CONFIG_OUTDIV_MASK;
547*4882a593Smuzhiyun ref_div = (pll >> QCA956X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
548*4882a593Smuzhiyun QCA956X_PLL_CPU_CONFIG_REFDIV_MASK;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun pll = __raw_readl(pll_base + QCA956X_PLL_CPU_CONFIG1_REG);
551*4882a593Smuzhiyun nint = (pll >> QCA956X_PLL_CPU_CONFIG1_NINT_SHIFT) &
552*4882a593Smuzhiyun QCA956X_PLL_CPU_CONFIG1_NINT_MASK;
553*4882a593Smuzhiyun hfrac = (pll >> QCA956X_PLL_CPU_CONFIG1_NFRAC_H_SHIFT) &
554*4882a593Smuzhiyun QCA956X_PLL_CPU_CONFIG1_NFRAC_H_MASK;
555*4882a593Smuzhiyun lfrac = (pll >> QCA956X_PLL_CPU_CONFIG1_NFRAC_L_SHIFT) &
556*4882a593Smuzhiyun QCA956X_PLL_CPU_CONFIG1_NFRAC_L_MASK;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun cpu_pll = nint * ref_rate / ref_div;
559*4882a593Smuzhiyun cpu_pll += (lfrac * ref_rate) / ((ref_div * 25) << 13);
560*4882a593Smuzhiyun cpu_pll += (hfrac >> 13) * ref_rate / ref_div;
561*4882a593Smuzhiyun cpu_pll /= (1 << out_div);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun pll = __raw_readl(pll_base + QCA956X_PLL_DDR_CONFIG_REG);
564*4882a593Smuzhiyun out_div = (pll >> QCA956X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
565*4882a593Smuzhiyun QCA956X_PLL_DDR_CONFIG_OUTDIV_MASK;
566*4882a593Smuzhiyun ref_div = (pll >> QCA956X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
567*4882a593Smuzhiyun QCA956X_PLL_DDR_CONFIG_REFDIV_MASK;
568*4882a593Smuzhiyun pll = __raw_readl(pll_base + QCA956X_PLL_DDR_CONFIG1_REG);
569*4882a593Smuzhiyun nint = (pll >> QCA956X_PLL_DDR_CONFIG1_NINT_SHIFT) &
570*4882a593Smuzhiyun QCA956X_PLL_DDR_CONFIG1_NINT_MASK;
571*4882a593Smuzhiyun hfrac = (pll >> QCA956X_PLL_DDR_CONFIG1_NFRAC_H_SHIFT) &
572*4882a593Smuzhiyun QCA956X_PLL_DDR_CONFIG1_NFRAC_H_MASK;
573*4882a593Smuzhiyun lfrac = (pll >> QCA956X_PLL_DDR_CONFIG1_NFRAC_L_SHIFT) &
574*4882a593Smuzhiyun QCA956X_PLL_DDR_CONFIG1_NFRAC_L_MASK;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun ddr_pll = nint * ref_rate / ref_div;
577*4882a593Smuzhiyun ddr_pll += (lfrac * ref_rate) / ((ref_div * 25) << 13);
578*4882a593Smuzhiyun ddr_pll += (hfrac >> 13) * ref_rate / ref_div;
579*4882a593Smuzhiyun ddr_pll /= (1 << out_div);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun clk_ctrl = __raw_readl(pll_base + QCA956X_PLL_CLK_CTRL_REG);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun postdiv = (clk_ctrl >> QCA956X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
584*4882a593Smuzhiyun QCA956X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (clk_ctrl & QCA956X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
587*4882a593Smuzhiyun cpu_rate = ref_rate;
588*4882a593Smuzhiyun else if (clk_ctrl & QCA956X_PLL_CLK_CTRL_CPU_DDRCLK_FROM_CPUPLL)
589*4882a593Smuzhiyun cpu_rate = ddr_pll / (postdiv + 1);
590*4882a593Smuzhiyun else
591*4882a593Smuzhiyun cpu_rate = cpu_pll / (postdiv + 1);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun postdiv = (clk_ctrl >> QCA956X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
594*4882a593Smuzhiyun QCA956X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (clk_ctrl & QCA956X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
597*4882a593Smuzhiyun ddr_rate = ref_rate;
598*4882a593Smuzhiyun else if (clk_ctrl & QCA956X_PLL_CLK_CTRL_CPU_DDRCLK_FROM_DDRPLL)
599*4882a593Smuzhiyun ddr_rate = cpu_pll / (postdiv + 1);
600*4882a593Smuzhiyun else
601*4882a593Smuzhiyun ddr_rate = ddr_pll / (postdiv + 1);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun postdiv = (clk_ctrl >> QCA956X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
604*4882a593Smuzhiyun QCA956X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun if (clk_ctrl & QCA956X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
607*4882a593Smuzhiyun ahb_rate = ref_rate;
608*4882a593Smuzhiyun else if (clk_ctrl & QCA956X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
609*4882a593Smuzhiyun ahb_rate = ddr_pll / (postdiv + 1);
610*4882a593Smuzhiyun else
611*4882a593Smuzhiyun ahb_rate = cpu_pll / (postdiv + 1);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_CPU, cpu_rate);
614*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
615*4882a593Smuzhiyun ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
ath79_clocks_init_dt(struct device_node * np)618*4882a593Smuzhiyun static void __init ath79_clocks_init_dt(struct device_node *np)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun struct clk *ref_clk;
621*4882a593Smuzhiyun void __iomem *pll_base;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun ref_clk = of_clk_get(np, 0);
624*4882a593Smuzhiyun if (!IS_ERR(ref_clk))
625*4882a593Smuzhiyun clks[ATH79_CLK_REF] = ref_clk;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun pll_base = of_iomap(np, 0);
628*4882a593Smuzhiyun if (!pll_base) {
629*4882a593Smuzhiyun pr_err("%pOF: can't map pll registers\n", np);
630*4882a593Smuzhiyun goto err_clk;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if (of_device_is_compatible(np, "qca,ar7100-pll"))
634*4882a593Smuzhiyun ar71xx_clocks_init(pll_base);
635*4882a593Smuzhiyun else if (of_device_is_compatible(np, "qca,ar7240-pll") ||
636*4882a593Smuzhiyun of_device_is_compatible(np, "qca,ar9130-pll"))
637*4882a593Smuzhiyun ar724x_clocks_init(pll_base);
638*4882a593Smuzhiyun else if (of_device_is_compatible(np, "qca,ar9330-pll"))
639*4882a593Smuzhiyun ar933x_clocks_init(pll_base);
640*4882a593Smuzhiyun else if (of_device_is_compatible(np, "qca,ar9340-pll"))
641*4882a593Smuzhiyun ar934x_clocks_init(pll_base);
642*4882a593Smuzhiyun else if (of_device_is_compatible(np, "qca,qca9530-pll"))
643*4882a593Smuzhiyun qca953x_clocks_init(pll_base);
644*4882a593Smuzhiyun else if (of_device_is_compatible(np, "qca,qca9550-pll"))
645*4882a593Smuzhiyun qca955x_clocks_init(pll_base);
646*4882a593Smuzhiyun else if (of_device_is_compatible(np, "qca,qca9560-pll"))
647*4882a593Smuzhiyun qca956x_clocks_init(pll_base);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (!clks[ATH79_CLK_MDIO])
650*4882a593Smuzhiyun clks[ATH79_CLK_MDIO] = clks[ATH79_CLK_REF];
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data)) {
653*4882a593Smuzhiyun pr_err("%pOF: could not register clk provider\n", np);
654*4882a593Smuzhiyun goto err_iounmap;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun return;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun err_iounmap:
660*4882a593Smuzhiyun iounmap(pll_base);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun err_clk:
663*4882a593Smuzhiyun clk_put(ref_clk);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun CLK_OF_DECLARE(ar7100_clk, "qca,ar7100-pll", ath79_clocks_init_dt);
667*4882a593Smuzhiyun CLK_OF_DECLARE(ar7240_clk, "qca,ar7240-pll", ath79_clocks_init_dt);
668*4882a593Smuzhiyun CLK_OF_DECLARE(ar9130_clk, "qca,ar9130-pll", ath79_clocks_init_dt);
669*4882a593Smuzhiyun CLK_OF_DECLARE(ar9330_clk, "qca,ar9330-pll", ath79_clocks_init_dt);
670*4882a593Smuzhiyun CLK_OF_DECLARE(ar9340_clk, "qca,ar9340-pll", ath79_clocks_init_dt);
671*4882a593Smuzhiyun CLK_OF_DECLARE(ar9530_clk, "qca,qca9530-pll", ath79_clocks_init_dt);
672*4882a593Smuzhiyun CLK_OF_DECLARE(ar9550_clk, "qca,qca9550-pll", ath79_clocks_init_dt);
673*4882a593Smuzhiyun CLK_OF_DECLARE(ar9560_clk, "qca,qca9560-pll", ath79_clocks_init_dt);
674