xref: /OK3568_Linux_fs/kernel/arch/mips/ath25/ar5312.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
3*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
4*4882a593Smuzhiyun  * for more details.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2003 Atheros Communications, Inc.,  All Rights Reserved.
7*4882a593Smuzhiyun  * Copyright (C) 2006 FON Technology, SL.
8*4882a593Smuzhiyun  * Copyright (C) 2006 Imre Kaloz <kaloz@openwrt.org>
9*4882a593Smuzhiyun  * Copyright (C) 2006-2009 Felix Fietkau <nbd@openwrt.org>
10*4882a593Smuzhiyun  * Copyright (C) 2012 Alexandros C. Couloumbis <alex@ozo.com>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * Platform devices for Atheros AR5312 SoCs
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/bitops.h>
20*4882a593Smuzhiyun #include <linux/irqdomain.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/memblock.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
25*4882a593Smuzhiyun #include <linux/reboot.h>
26*4882a593Smuzhiyun #include <asm/bootinfo.h>
27*4882a593Smuzhiyun #include <asm/reboot.h>
28*4882a593Smuzhiyun #include <asm/time.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <ath25_platform.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "devices.h"
33*4882a593Smuzhiyun #include "ar5312.h"
34*4882a593Smuzhiyun #include "ar5312_regs.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static void __iomem *ar5312_rst_base;
37*4882a593Smuzhiyun static struct irq_domain *ar5312_misc_irq_domain;
38*4882a593Smuzhiyun 
ar5312_rst_reg_read(u32 reg)39*4882a593Smuzhiyun static inline u32 ar5312_rst_reg_read(u32 reg)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	return __raw_readl(ar5312_rst_base + reg);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
ar5312_rst_reg_write(u32 reg,u32 val)44*4882a593Smuzhiyun static inline void ar5312_rst_reg_write(u32 reg, u32 val)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	__raw_writel(val, ar5312_rst_base + reg);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
ar5312_rst_reg_mask(u32 reg,u32 mask,u32 val)49*4882a593Smuzhiyun static inline void ar5312_rst_reg_mask(u32 reg, u32 mask, u32 val)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	u32 ret = ar5312_rst_reg_read(reg);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	ret &= ~mask;
54*4882a593Smuzhiyun 	ret |= val;
55*4882a593Smuzhiyun 	ar5312_rst_reg_write(reg, ret);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
ar5312_ahb_err_handler(int cpl,void * dev_id)58*4882a593Smuzhiyun static irqreturn_t ar5312_ahb_err_handler(int cpl, void *dev_id)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	u32 proc1 = ar5312_rst_reg_read(AR5312_PROC1);
61*4882a593Smuzhiyun 	u32 proc_addr = ar5312_rst_reg_read(AR5312_PROCADDR); /* clears error */
62*4882a593Smuzhiyun 	u32 dma1 = ar5312_rst_reg_read(AR5312_DMA1);
63*4882a593Smuzhiyun 	u32 dma_addr = ar5312_rst_reg_read(AR5312_DMAADDR);   /* clears error */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	pr_emerg("AHB interrupt: PROCADDR=0x%8.8x PROC1=0x%8.8x DMAADDR=0x%8.8x DMA1=0x%8.8x\n",
66*4882a593Smuzhiyun 		 proc_addr, proc1, dma_addr, dma1);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	machine_restart("AHB error"); /* Catastrophic failure */
69*4882a593Smuzhiyun 	return IRQ_HANDLED;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
ar5312_misc_irq_handler(struct irq_desc * desc)72*4882a593Smuzhiyun static void ar5312_misc_irq_handler(struct irq_desc *desc)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	u32 pending = ar5312_rst_reg_read(AR5312_ISR) &
75*4882a593Smuzhiyun 		      ar5312_rst_reg_read(AR5312_IMR);
76*4882a593Smuzhiyun 	unsigned nr, misc_irq = 0;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	if (pending) {
79*4882a593Smuzhiyun 		struct irq_domain *domain = irq_desc_get_handler_data(desc);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 		nr = __ffs(pending);
82*4882a593Smuzhiyun 		misc_irq = irq_find_mapping(domain, nr);
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (misc_irq) {
86*4882a593Smuzhiyun 		generic_handle_irq(misc_irq);
87*4882a593Smuzhiyun 		if (nr == AR5312_MISC_IRQ_TIMER)
88*4882a593Smuzhiyun 			ar5312_rst_reg_read(AR5312_TIMER);
89*4882a593Smuzhiyun 	} else {
90*4882a593Smuzhiyun 		spurious_interrupt();
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* Enable the specified AR5312_MISC_IRQ interrupt */
ar5312_misc_irq_unmask(struct irq_data * d)95*4882a593Smuzhiyun static void ar5312_misc_irq_unmask(struct irq_data *d)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	ar5312_rst_reg_mask(AR5312_IMR, 0, BIT(d->hwirq));
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* Disable the specified AR5312_MISC_IRQ interrupt */
ar5312_misc_irq_mask(struct irq_data * d)101*4882a593Smuzhiyun static void ar5312_misc_irq_mask(struct irq_data *d)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	ar5312_rst_reg_mask(AR5312_IMR, BIT(d->hwirq), 0);
104*4882a593Smuzhiyun 	ar5312_rst_reg_read(AR5312_IMR); /* flush write buffer */
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static struct irq_chip ar5312_misc_irq_chip = {
108*4882a593Smuzhiyun 	.name		= "ar5312-misc",
109*4882a593Smuzhiyun 	.irq_unmask	= ar5312_misc_irq_unmask,
110*4882a593Smuzhiyun 	.irq_mask	= ar5312_misc_irq_mask,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
ar5312_misc_irq_map(struct irq_domain * d,unsigned irq,irq_hw_number_t hw)113*4882a593Smuzhiyun static int ar5312_misc_irq_map(struct irq_domain *d, unsigned irq,
114*4882a593Smuzhiyun 			       irq_hw_number_t hw)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, &ar5312_misc_irq_chip, handle_level_irq);
117*4882a593Smuzhiyun 	return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static struct irq_domain_ops ar5312_misc_irq_domain_ops = {
121*4882a593Smuzhiyun 	.map = ar5312_misc_irq_map,
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
ar5312_irq_dispatch(void)124*4882a593Smuzhiyun static void ar5312_irq_dispatch(void)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	u32 pending = read_c0_status() & read_c0_cause();
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (pending & CAUSEF_IP2)
129*4882a593Smuzhiyun 		do_IRQ(AR5312_IRQ_WLAN0);
130*4882a593Smuzhiyun 	else if (pending & CAUSEF_IP5)
131*4882a593Smuzhiyun 		do_IRQ(AR5312_IRQ_WLAN1);
132*4882a593Smuzhiyun 	else if (pending & CAUSEF_IP6)
133*4882a593Smuzhiyun 		do_IRQ(AR5312_IRQ_MISC);
134*4882a593Smuzhiyun 	else if (pending & CAUSEF_IP7)
135*4882a593Smuzhiyun 		do_IRQ(ATH25_IRQ_CPU_CLOCK);
136*4882a593Smuzhiyun 	else
137*4882a593Smuzhiyun 		spurious_interrupt();
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
ar5312_arch_init_irq(void)140*4882a593Smuzhiyun void __init ar5312_arch_init_irq(void)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct irq_domain *domain;
143*4882a593Smuzhiyun 	unsigned irq;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	ath25_irq_dispatch = ar5312_irq_dispatch;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	domain = irq_domain_add_linear(NULL, AR5312_MISC_IRQ_COUNT,
148*4882a593Smuzhiyun 				       &ar5312_misc_irq_domain_ops, NULL);
149*4882a593Smuzhiyun 	if (!domain)
150*4882a593Smuzhiyun 		panic("Failed to add IRQ domain");
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	irq = irq_create_mapping(domain, AR5312_MISC_IRQ_AHB_PROC);
153*4882a593Smuzhiyun 	if (request_irq(irq, ar5312_ahb_err_handler, 0, "ar5312-ahb-error",
154*4882a593Smuzhiyun 			NULL))
155*4882a593Smuzhiyun 		pr_err("Failed to register ar5312-ahb-error interrupt\n");
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	irq_set_chained_handler_and_data(AR5312_IRQ_MISC,
158*4882a593Smuzhiyun 					 ar5312_misc_irq_handler, domain);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	ar5312_misc_irq_domain = domain;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static struct physmap_flash_data ar5312_flash_data = {
164*4882a593Smuzhiyun 	.width = 2,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static struct resource ar5312_flash_resource = {
168*4882a593Smuzhiyun 	.start = AR5312_FLASH_BASE,
169*4882a593Smuzhiyun 	.end = AR5312_FLASH_BASE + AR5312_FLASH_SIZE - 1,
170*4882a593Smuzhiyun 	.flags = IORESOURCE_MEM,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static struct platform_device ar5312_physmap_flash = {
174*4882a593Smuzhiyun 	.name = "physmap-flash",
175*4882a593Smuzhiyun 	.id = 0,
176*4882a593Smuzhiyun 	.dev.platform_data = &ar5312_flash_data,
177*4882a593Smuzhiyun 	.resource = &ar5312_flash_resource,
178*4882a593Smuzhiyun 	.num_resources = 1,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
ar5312_flash_init(void)181*4882a593Smuzhiyun static void __init ar5312_flash_init(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	void __iomem *flashctl_base;
184*4882a593Smuzhiyun 	u32 ctl;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	flashctl_base = ioremap(AR5312_FLASHCTL_BASE,
187*4882a593Smuzhiyun 					AR5312_FLASHCTL_SIZE);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	ctl = __raw_readl(flashctl_base + AR5312_FLASHCTL0);
190*4882a593Smuzhiyun 	ctl &= AR5312_FLASHCTL_MW;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* fixup flash width */
193*4882a593Smuzhiyun 	switch (ctl) {
194*4882a593Smuzhiyun 	case AR5312_FLASHCTL_MW16:
195*4882a593Smuzhiyun 		ar5312_flash_data.width = 2;
196*4882a593Smuzhiyun 		break;
197*4882a593Smuzhiyun 	case AR5312_FLASHCTL_MW8:
198*4882a593Smuzhiyun 	default:
199*4882a593Smuzhiyun 		ar5312_flash_data.width = 1;
200*4882a593Smuzhiyun 		break;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/*
204*4882a593Smuzhiyun 	 * Configure flash bank 0.
205*4882a593Smuzhiyun 	 * Assume 8M window size. Flash will be aliased if it's smaller
206*4882a593Smuzhiyun 	 */
207*4882a593Smuzhiyun 	ctl |= AR5312_FLASHCTL_E | AR5312_FLASHCTL_AC_8M | AR5312_FLASHCTL_RBLE;
208*4882a593Smuzhiyun 	ctl |= 0x01 << AR5312_FLASHCTL_IDCY_S;
209*4882a593Smuzhiyun 	ctl |= 0x07 << AR5312_FLASHCTL_WST1_S;
210*4882a593Smuzhiyun 	ctl |= 0x07 << AR5312_FLASHCTL_WST2_S;
211*4882a593Smuzhiyun 	__raw_writel(ctl, flashctl_base + AR5312_FLASHCTL0);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* Disable other flash banks */
214*4882a593Smuzhiyun 	ctl = __raw_readl(flashctl_base + AR5312_FLASHCTL1);
215*4882a593Smuzhiyun 	ctl &= ~(AR5312_FLASHCTL_E | AR5312_FLASHCTL_AC);
216*4882a593Smuzhiyun 	__raw_writel(ctl, flashctl_base + AR5312_FLASHCTL1);
217*4882a593Smuzhiyun 	ctl = __raw_readl(flashctl_base + AR5312_FLASHCTL2);
218*4882a593Smuzhiyun 	ctl &= ~(AR5312_FLASHCTL_E | AR5312_FLASHCTL_AC);
219*4882a593Smuzhiyun 	__raw_writel(ctl, flashctl_base + AR5312_FLASHCTL2);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	iounmap(flashctl_base);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
ar5312_init_devices(void)224*4882a593Smuzhiyun void __init ar5312_init_devices(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	struct ath25_boarddata *config;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	ar5312_flash_init();
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Locate board/radio config data */
231*4882a593Smuzhiyun 	ath25_find_config(AR5312_FLASH_BASE, AR5312_FLASH_SIZE);
232*4882a593Smuzhiyun 	config = ath25_board.config;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* AR2313 has CPU minor rev. 10 */
235*4882a593Smuzhiyun 	if ((current_cpu_data.processor_id & 0xff) == 0x0a)
236*4882a593Smuzhiyun 		ath25_soc = ATH25_SOC_AR2313;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* AR2312 shares the same Silicon ID as AR5312 */
239*4882a593Smuzhiyun 	else if (config->flags & BD_ISCASPER)
240*4882a593Smuzhiyun 		ath25_soc = ATH25_SOC_AR2312;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/* Everything else is probably AR5312 or compatible */
243*4882a593Smuzhiyun 	else
244*4882a593Smuzhiyun 		ath25_soc = ATH25_SOC_AR5312;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	platform_device_register(&ar5312_physmap_flash);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	switch (ath25_soc) {
249*4882a593Smuzhiyun 	case ATH25_SOC_AR5312:
250*4882a593Smuzhiyun 		if (!ath25_board.radio)
251*4882a593Smuzhiyun 			return;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		if (!(config->flags & BD_WLAN0))
254*4882a593Smuzhiyun 			break;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		ath25_add_wmac(0, AR5312_WLAN0_BASE, AR5312_IRQ_WLAN0);
257*4882a593Smuzhiyun 		break;
258*4882a593Smuzhiyun 	case ATH25_SOC_AR2312:
259*4882a593Smuzhiyun 	case ATH25_SOC_AR2313:
260*4882a593Smuzhiyun 		if (!ath25_board.radio)
261*4882a593Smuzhiyun 			return;
262*4882a593Smuzhiyun 		break;
263*4882a593Smuzhiyun 	default:
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (config->flags & BD_WLAN1)
268*4882a593Smuzhiyun 		ath25_add_wmac(1, AR5312_WLAN1_BASE, AR5312_IRQ_WLAN1);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
ar5312_restart(char * command)271*4882a593Smuzhiyun static void ar5312_restart(char *command)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	/* reset the system */
274*4882a593Smuzhiyun 	local_irq_disable();
275*4882a593Smuzhiyun 	while (1)
276*4882a593Smuzhiyun 		ar5312_rst_reg_write(AR5312_RESET, AR5312_RESET_SYSTEM);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun  * This table is indexed by bits 5..4 of the CLOCKCTL1 register
281*4882a593Smuzhiyun  * to determine the predevisor value.
282*4882a593Smuzhiyun  */
283*4882a593Smuzhiyun static unsigned clockctl1_predivide_table[4] __initdata = { 1, 2, 4, 5 };
284*4882a593Smuzhiyun 
ar5312_cpu_frequency(void)285*4882a593Smuzhiyun static unsigned __init ar5312_cpu_frequency(void)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	u32 scratch, devid, clock_ctl1;
288*4882a593Smuzhiyun 	u32 predivide_mask, multiplier_mask, doubler_mask;
289*4882a593Smuzhiyun 	unsigned predivide_shift, multiplier_shift;
290*4882a593Smuzhiyun 	unsigned predivide_select, predivisor, multiplier;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* Trust the bootrom's idea of cpu frequency. */
293*4882a593Smuzhiyun 	scratch = ar5312_rst_reg_read(AR5312_SCRATCH);
294*4882a593Smuzhiyun 	if (scratch)
295*4882a593Smuzhiyun 		return scratch;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	devid = ar5312_rst_reg_read(AR5312_REV);
298*4882a593Smuzhiyun 	devid = (devid & AR5312_REV_MAJ) >> AR5312_REV_MAJ_S;
299*4882a593Smuzhiyun 	if (devid == AR5312_REV_MAJ_AR2313) {
300*4882a593Smuzhiyun 		predivide_mask = AR2313_CLOCKCTL1_PREDIVIDE_MASK;
301*4882a593Smuzhiyun 		predivide_shift = AR2313_CLOCKCTL1_PREDIVIDE_SHIFT;
302*4882a593Smuzhiyun 		multiplier_mask = AR2313_CLOCKCTL1_MULTIPLIER_MASK;
303*4882a593Smuzhiyun 		multiplier_shift = AR2313_CLOCKCTL1_MULTIPLIER_SHIFT;
304*4882a593Smuzhiyun 		doubler_mask = AR2313_CLOCKCTL1_DOUBLER_MASK;
305*4882a593Smuzhiyun 	} else { /* AR5312 and AR2312 */
306*4882a593Smuzhiyun 		predivide_mask = AR5312_CLOCKCTL1_PREDIVIDE_MASK;
307*4882a593Smuzhiyun 		predivide_shift = AR5312_CLOCKCTL1_PREDIVIDE_SHIFT;
308*4882a593Smuzhiyun 		multiplier_mask = AR5312_CLOCKCTL1_MULTIPLIER_MASK;
309*4882a593Smuzhiyun 		multiplier_shift = AR5312_CLOCKCTL1_MULTIPLIER_SHIFT;
310*4882a593Smuzhiyun 		doubler_mask = AR5312_CLOCKCTL1_DOUBLER_MASK;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/*
314*4882a593Smuzhiyun 	 * Clocking is derived from a fixed 40MHz input clock.
315*4882a593Smuzhiyun 	 *
316*4882a593Smuzhiyun 	 *  cpu_freq = input_clock * MULT (where MULT is PLL multiplier)
317*4882a593Smuzhiyun 	 *  sys_freq = cpu_freq / 4	  (used for APB clock, serial,
318*4882a593Smuzhiyun 	 *				   flash, Timer, Watchdog Timer)
319*4882a593Smuzhiyun 	 *
320*4882a593Smuzhiyun 	 *  cnt_freq = cpu_freq / 2	  (use for CPU count/compare)
321*4882a593Smuzhiyun 	 *
322*4882a593Smuzhiyun 	 * So, for example, with a PLL multiplier of 5, we have
323*4882a593Smuzhiyun 	 *
324*4882a593Smuzhiyun 	 *  cpu_freq = 200MHz
325*4882a593Smuzhiyun 	 *  sys_freq = 50MHz
326*4882a593Smuzhiyun 	 *  cnt_freq = 100MHz
327*4882a593Smuzhiyun 	 *
328*4882a593Smuzhiyun 	 * We compute the CPU frequency, based on PLL settings.
329*4882a593Smuzhiyun 	 */
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	clock_ctl1 = ar5312_rst_reg_read(AR5312_CLOCKCTL1);
332*4882a593Smuzhiyun 	predivide_select = (clock_ctl1 & predivide_mask) >> predivide_shift;
333*4882a593Smuzhiyun 	predivisor = clockctl1_predivide_table[predivide_select];
334*4882a593Smuzhiyun 	multiplier = (clock_ctl1 & multiplier_mask) >> multiplier_shift;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (clock_ctl1 & doubler_mask)
337*4882a593Smuzhiyun 		multiplier <<= 1;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return (40000000 / predivisor) * multiplier;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
ar5312_sys_frequency(void)342*4882a593Smuzhiyun static inline unsigned ar5312_sys_frequency(void)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	return ar5312_cpu_frequency() / 4;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
ar5312_plat_time_init(void)347*4882a593Smuzhiyun void __init ar5312_plat_time_init(void)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	mips_hpt_frequency = ar5312_cpu_frequency() / 2;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
ar5312_plat_mem_setup(void)352*4882a593Smuzhiyun void __init ar5312_plat_mem_setup(void)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	void __iomem *sdram_base;
355*4882a593Smuzhiyun 	u32 memsize, memcfg, bank0_ac, bank1_ac;
356*4882a593Smuzhiyun 	u32 devid;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* Detect memory size */
359*4882a593Smuzhiyun 	sdram_base = ioremap(AR5312_SDRAMCTL_BASE,
360*4882a593Smuzhiyun 				     AR5312_SDRAMCTL_SIZE);
361*4882a593Smuzhiyun 	memcfg = __raw_readl(sdram_base + AR5312_MEM_CFG1);
362*4882a593Smuzhiyun 	bank0_ac = ATH25_REG_MS(memcfg, AR5312_MEM_CFG1_AC0);
363*4882a593Smuzhiyun 	bank1_ac = ATH25_REG_MS(memcfg, AR5312_MEM_CFG1_AC1);
364*4882a593Smuzhiyun 	memsize = (bank0_ac ? (1 << (bank0_ac + 1)) : 0) +
365*4882a593Smuzhiyun 		  (bank1_ac ? (1 << (bank1_ac + 1)) : 0);
366*4882a593Smuzhiyun 	memsize <<= 20;
367*4882a593Smuzhiyun 	memblock_add(0, memsize);
368*4882a593Smuzhiyun 	iounmap(sdram_base);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	ar5312_rst_base = ioremap(AR5312_RST_BASE, AR5312_RST_SIZE);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	devid = ar5312_rst_reg_read(AR5312_REV);
373*4882a593Smuzhiyun 	devid >>= AR5312_REV_WMAC_MIN_S;
374*4882a593Smuzhiyun 	devid &= AR5312_REV_CHIP;
375*4882a593Smuzhiyun 	ath25_board.devid = (u16)devid;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* Clear any lingering AHB errors */
378*4882a593Smuzhiyun 	ar5312_rst_reg_read(AR5312_PROCADDR);
379*4882a593Smuzhiyun 	ar5312_rst_reg_read(AR5312_DMAADDR);
380*4882a593Smuzhiyun 	ar5312_rst_reg_write(AR5312_WDT_CTRL, AR5312_WDT_CTRL_IGNORE);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	_machine_restart = ar5312_restart;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
ar5312_arch_init(void)385*4882a593Smuzhiyun void __init ar5312_arch_init(void)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	unsigned irq = irq_create_mapping(ar5312_misc_irq_domain,
388*4882a593Smuzhiyun 					  AR5312_MISC_IRQ_UART0);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	ath25_serial_setup(AR5312_UART0_BASE, irq, ar5312_sys_frequency());
391*4882a593Smuzhiyun }
392