xref: /OK3568_Linux_fs/kernel/arch/mips/ath25/ar2315_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Register definitions for AR2315+
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
5*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
6*4882a593Smuzhiyun  * for more details.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (C) 2003 Atheros Communications, Inc.,  All Rights Reserved.
9*4882a593Smuzhiyun  * Copyright (C) 2006 FON Technology, SL.
10*4882a593Smuzhiyun  * Copyright (C) 2006 Imre Kaloz <kaloz@openwrt.org>
11*4882a593Smuzhiyun  * Copyright (C) 2006-2008 Felix Fietkau <nbd@openwrt.org>
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifndef __ASM_MACH_ATH25_AR2315_REGS_H
15*4882a593Smuzhiyun #define __ASM_MACH_ATH25_AR2315_REGS_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * IRQs
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun #define AR2315_IRQ_MISC		(MIPS_CPU_IRQ_BASE + 2)	/* C0_CAUSE: 0x0400 */
21*4882a593Smuzhiyun #define AR2315_IRQ_WLAN0	(MIPS_CPU_IRQ_BASE + 3)	/* C0_CAUSE: 0x0800 */
22*4882a593Smuzhiyun #define AR2315_IRQ_ENET0	(MIPS_CPU_IRQ_BASE + 4)	/* C0_CAUSE: 0x1000 */
23*4882a593Smuzhiyun #define AR2315_IRQ_LCBUS_PCI	(MIPS_CPU_IRQ_BASE + 5)	/* C0_CAUSE: 0x2000 */
24*4882a593Smuzhiyun #define AR2315_IRQ_WLAN0_POLL	(MIPS_CPU_IRQ_BASE + 6)	/* C0_CAUSE: 0x4000 */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * Miscellaneous interrupts, which share IP2.
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun #define AR2315_MISC_IRQ_UART0		0
30*4882a593Smuzhiyun #define AR2315_MISC_IRQ_I2C_RSVD	1
31*4882a593Smuzhiyun #define AR2315_MISC_IRQ_SPI		2
32*4882a593Smuzhiyun #define AR2315_MISC_IRQ_AHB		3
33*4882a593Smuzhiyun #define AR2315_MISC_IRQ_APB		4
34*4882a593Smuzhiyun #define AR2315_MISC_IRQ_TIMER		5
35*4882a593Smuzhiyun #define AR2315_MISC_IRQ_GPIO		6
36*4882a593Smuzhiyun #define AR2315_MISC_IRQ_WATCHDOG	7
37*4882a593Smuzhiyun #define AR2315_MISC_IRQ_IR_RSVD		8
38*4882a593Smuzhiyun #define AR2315_MISC_IRQ_COUNT		9
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun  * Address map
42*4882a593Smuzhiyun  */
43*4882a593Smuzhiyun #define AR2315_SPI_READ_BASE	0x08000000	/* SPI flash */
44*4882a593Smuzhiyun #define AR2315_SPI_READ_SIZE	0x01000000
45*4882a593Smuzhiyun #define AR2315_WLAN0_BASE	0x10000000	/* Wireless MMR */
46*4882a593Smuzhiyun #define AR2315_PCI_BASE		0x10100000	/* PCI MMR */
47*4882a593Smuzhiyun #define AR2315_PCI_SIZE		0x00001000
48*4882a593Smuzhiyun #define AR2315_SDRAMCTL_BASE	0x10300000	/* SDRAM MMR */
49*4882a593Smuzhiyun #define AR2315_SDRAMCTL_SIZE	0x00000020
50*4882a593Smuzhiyun #define AR2315_LOCAL_BASE	0x10400000	/* Local bus MMR */
51*4882a593Smuzhiyun #define AR2315_ENET0_BASE	0x10500000	/* Ethernet MMR */
52*4882a593Smuzhiyun #define AR2315_RST_BASE		0x11000000	/* Reset control MMR */
53*4882a593Smuzhiyun #define AR2315_RST_SIZE		0x00000100
54*4882a593Smuzhiyun #define AR2315_UART0_BASE	0x11100000	/* UART MMR */
55*4882a593Smuzhiyun #define AR2315_SPI_MMR_BASE	0x11300000	/* SPI flash MMR */
56*4882a593Smuzhiyun #define AR2315_SPI_MMR_SIZE	0x00000010
57*4882a593Smuzhiyun #define AR2315_PCI_EXT_BASE	0x80000000	/* PCI external */
58*4882a593Smuzhiyun #define AR2315_PCI_EXT_SIZE	0x40000000
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /*
61*4882a593Smuzhiyun  * Configuration registers
62*4882a593Smuzhiyun  */
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* Cold reset register */
65*4882a593Smuzhiyun #define AR2315_COLD_RESET		0x0000
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define AR2315_RESET_COLD_AHB		0x00000001
68*4882a593Smuzhiyun #define AR2315_RESET_COLD_APB		0x00000002
69*4882a593Smuzhiyun #define AR2315_RESET_COLD_CPU		0x00000004
70*4882a593Smuzhiyun #define AR2315_RESET_COLD_CPUWARM	0x00000008
71*4882a593Smuzhiyun #define AR2315_RESET_SYSTEM		(RESET_COLD_CPU |\
72*4882a593Smuzhiyun 					 RESET_COLD_APB |\
73*4882a593Smuzhiyun 					 RESET_COLD_AHB)  /* full system */
74*4882a593Smuzhiyun #define AR2317_RESET_SYSTEM		0x00000010
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* Reset register */
77*4882a593Smuzhiyun #define AR2315_RESET			0x0004
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define AR2315_RESET_WARM_WLAN0_MAC	0x00000001  /* warm reset WLAN0 MAC */
80*4882a593Smuzhiyun #define AR2315_RESET_WARM_WLAN0_BB	0x00000002  /* warm reset WLAN0 BB */
81*4882a593Smuzhiyun #define AR2315_RESET_MPEGTS_RSVD	0x00000004  /* warm reset MPEG-TS */
82*4882a593Smuzhiyun #define AR2315_RESET_PCIDMA		0x00000008  /* warm reset PCI ahb/dma */
83*4882a593Smuzhiyun #define AR2315_RESET_MEMCTL		0x00000010  /* warm reset mem control */
84*4882a593Smuzhiyun #define AR2315_RESET_LOCAL		0x00000020  /* warm reset local bus */
85*4882a593Smuzhiyun #define AR2315_RESET_I2C_RSVD		0x00000040  /* warm reset I2C bus */
86*4882a593Smuzhiyun #define AR2315_RESET_SPI		0x00000080  /* warm reset SPI iface */
87*4882a593Smuzhiyun #define AR2315_RESET_UART0		0x00000100  /* warm reset UART0 */
88*4882a593Smuzhiyun #define AR2315_RESET_IR_RSVD		0x00000200  /* warm reset IR iface */
89*4882a593Smuzhiyun #define AR2315_RESET_EPHY0		0x00000400  /* cold reset ENET0 phy */
90*4882a593Smuzhiyun #define AR2315_RESET_ENET0		0x00000800  /* cold reset ENET0 MAC */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* AHB master arbitration control */
93*4882a593Smuzhiyun #define AR2315_AHB_ARB_CTL		0x0008
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define AR2315_ARB_CPU			0x00000001  /* CPU, default */
96*4882a593Smuzhiyun #define AR2315_ARB_WLAN			0x00000002  /* WLAN */
97*4882a593Smuzhiyun #define AR2315_ARB_MPEGTS_RSVD		0x00000004  /* MPEG-TS */
98*4882a593Smuzhiyun #define AR2315_ARB_LOCAL		0x00000008  /* Local bus */
99*4882a593Smuzhiyun #define AR2315_ARB_PCI			0x00000010  /* PCI bus */
100*4882a593Smuzhiyun #define AR2315_ARB_ETHERNET		0x00000020  /* Ethernet */
101*4882a593Smuzhiyun #define AR2315_ARB_RETRY		0x00000100  /* Retry policy (debug) */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* Config Register */
104*4882a593Smuzhiyun #define AR2315_ENDIAN_CTL		0x000c
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define AR2315_CONFIG_AHB		0x00000001  /* EC-AHB bridge endian */
107*4882a593Smuzhiyun #define AR2315_CONFIG_WLAN		0x00000002  /* WLAN byteswap */
108*4882a593Smuzhiyun #define AR2315_CONFIG_MPEGTS_RSVD	0x00000004  /* MPEG-TS byteswap */
109*4882a593Smuzhiyun #define AR2315_CONFIG_PCI		0x00000008  /* PCI byteswap */
110*4882a593Smuzhiyun #define AR2315_CONFIG_MEMCTL		0x00000010  /* Mem controller endian */
111*4882a593Smuzhiyun #define AR2315_CONFIG_LOCAL		0x00000020  /* Local bus byteswap */
112*4882a593Smuzhiyun #define AR2315_CONFIG_ETHERNET		0x00000040  /* Ethernet byteswap */
113*4882a593Smuzhiyun #define AR2315_CONFIG_MERGE		0x00000200  /* CPU write buffer merge */
114*4882a593Smuzhiyun #define AR2315_CONFIG_CPU		0x00000400  /* CPU big endian */
115*4882a593Smuzhiyun #define AR2315_CONFIG_BIG		0x00000400
116*4882a593Smuzhiyun #define AR2315_CONFIG_PCIAHB		0x00000800
117*4882a593Smuzhiyun #define AR2315_CONFIG_PCIAHB_BRIDGE	0x00001000
118*4882a593Smuzhiyun #define AR2315_CONFIG_SPI		0x00008000  /* SPI byteswap */
119*4882a593Smuzhiyun #define AR2315_CONFIG_CPU_DRAM		0x00010000
120*4882a593Smuzhiyun #define AR2315_CONFIG_CPU_PCI		0x00020000
121*4882a593Smuzhiyun #define AR2315_CONFIG_CPU_MMR		0x00040000
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* NMI control */
124*4882a593Smuzhiyun #define AR2315_NMI_CTL			0x0010
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define AR2315_NMI_EN			1
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* Revision Register - Initial value is 0x3010 (WMAC 3.0, AR231X 1.0). */
129*4882a593Smuzhiyun #define AR2315_SREV			0x0014
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define AR2315_REV_MAJ			0x000000f0
132*4882a593Smuzhiyun #define AR2315_REV_MAJ_S		4
133*4882a593Smuzhiyun #define AR2315_REV_MIN			0x0000000f
134*4882a593Smuzhiyun #define AR2315_REV_MIN_S		0
135*4882a593Smuzhiyun #define AR2315_REV_CHIP			(AR2315_REV_MAJ | AR2315_REV_MIN)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* Interface Enable */
138*4882a593Smuzhiyun #define AR2315_IF_CTL			0x0018
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define AR2315_IF_MASK			0x00000007
141*4882a593Smuzhiyun #define AR2315_IF_DISABLED		0		/* Disable all */
142*4882a593Smuzhiyun #define AR2315_IF_PCI			1		/* PCI */
143*4882a593Smuzhiyun #define AR2315_IF_TS_LOCAL		2		/* Local bus */
144*4882a593Smuzhiyun #define AR2315_IF_ALL			3		/* Emulation only */
145*4882a593Smuzhiyun #define AR2315_IF_LOCAL_HOST		0x00000008
146*4882a593Smuzhiyun #define AR2315_IF_PCI_HOST		0x00000010
147*4882a593Smuzhiyun #define AR2315_IF_PCI_INTR		0x00000020
148*4882a593Smuzhiyun #define AR2315_IF_PCI_CLK_MASK		0x00030000
149*4882a593Smuzhiyun #define AR2315_IF_PCI_CLK_INPUT		0
150*4882a593Smuzhiyun #define AR2315_IF_PCI_CLK_OUTPUT_LOW	1
151*4882a593Smuzhiyun #define AR2315_IF_PCI_CLK_OUTPUT_CLK	2
152*4882a593Smuzhiyun #define AR2315_IF_PCI_CLK_OUTPUT_HIGH	3
153*4882a593Smuzhiyun #define AR2315_IF_PCI_CLK_SHIFT		16
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* APB Interrupt control */
156*4882a593Smuzhiyun #define AR2315_ISR			0x0020
157*4882a593Smuzhiyun #define AR2315_IMR			0x0024
158*4882a593Smuzhiyun #define AR2315_GISR			0x0028
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define AR2315_ISR_UART0	0x00000001	/* high speed UART */
161*4882a593Smuzhiyun #define AR2315_ISR_I2C_RSVD	0x00000002	/* I2C bus */
162*4882a593Smuzhiyun #define AR2315_ISR_SPI		0x00000004	/* SPI bus */
163*4882a593Smuzhiyun #define AR2315_ISR_AHB		0x00000008	/* AHB error */
164*4882a593Smuzhiyun #define AR2315_ISR_APB		0x00000010	/* APB error */
165*4882a593Smuzhiyun #define AR2315_ISR_TIMER	0x00000020	/* Timer */
166*4882a593Smuzhiyun #define AR2315_ISR_GPIO		0x00000040	/* GPIO */
167*4882a593Smuzhiyun #define AR2315_ISR_WD		0x00000080	/* Watchdog */
168*4882a593Smuzhiyun #define AR2315_ISR_IR_RSVD	0x00000100	/* IR */
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define AR2315_GISR_MISC	0x00000001	/* Misc */
171*4882a593Smuzhiyun #define AR2315_GISR_WLAN0	0x00000002	/* WLAN0 */
172*4882a593Smuzhiyun #define AR2315_GISR_MPEGTS_RSVD	0x00000004	/* MPEG-TS */
173*4882a593Smuzhiyun #define AR2315_GISR_LOCALPCI	0x00000008	/* Local/PCI bus */
174*4882a593Smuzhiyun #define AR2315_GISR_WMACPOLL	0x00000010
175*4882a593Smuzhiyun #define AR2315_GISR_TIMER	0x00000020
176*4882a593Smuzhiyun #define AR2315_GISR_ETHERNET	0x00000040	/* Ethernet */
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /* Generic timer */
179*4882a593Smuzhiyun #define AR2315_TIMER			0x0030
180*4882a593Smuzhiyun #define AR2315_RELOAD			0x0034
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* Watchdog timer */
183*4882a593Smuzhiyun #define AR2315_WDT_TIMER		0x0038
184*4882a593Smuzhiyun #define AR2315_WDT_CTRL			0x003c
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define AR2315_WDT_CTRL_IGNORE	0x00000000	/* ignore expiration */
187*4882a593Smuzhiyun #define AR2315_WDT_CTRL_NMI	0x00000001	/* NMI on watchdog */
188*4882a593Smuzhiyun #define AR2315_WDT_CTRL_RESET	0x00000002	/* reset on watchdog */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* CPU Performance Counters */
191*4882a593Smuzhiyun #define AR2315_PERFCNT0			0x0048
192*4882a593Smuzhiyun #define AR2315_PERFCNT1			0x004c
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define AR2315_PERF0_DATAHIT	0x00000001  /* Count Data Cache Hits */
195*4882a593Smuzhiyun #define AR2315_PERF0_DATAMISS	0x00000002  /* Count Data Cache Misses */
196*4882a593Smuzhiyun #define AR2315_PERF0_INSTHIT	0x00000004  /* Count Instruction Cache Hits */
197*4882a593Smuzhiyun #define AR2315_PERF0_INSTMISS	0x00000008  /* Count Instruction Cache Misses */
198*4882a593Smuzhiyun #define AR2315_PERF0_ACTIVE	0x00000010  /* Count Active Processor Cycles */
199*4882a593Smuzhiyun #define AR2315_PERF0_WBHIT	0x00000020  /* Count CPU Write Buffer Hits */
200*4882a593Smuzhiyun #define AR2315_PERF0_WBMISS	0x00000040  /* Count CPU Write Buffer Misses */
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define AR2315_PERF1_EB_ARDY	0x00000001  /* Count EB_ARdy signal */
203*4882a593Smuzhiyun #define AR2315_PERF1_EB_AVALID	0x00000002  /* Count EB_AValid signal */
204*4882a593Smuzhiyun #define AR2315_PERF1_EB_WDRDY	0x00000004  /* Count EB_WDRdy signal */
205*4882a593Smuzhiyun #define AR2315_PERF1_EB_RDVAL	0x00000008  /* Count EB_RdVal signal */
206*4882a593Smuzhiyun #define AR2315_PERF1_VRADDR	0x00000010  /* Count valid read address cycles*/
207*4882a593Smuzhiyun #define AR2315_PERF1_VWADDR	0x00000020  /* Count valid write address cycl.*/
208*4882a593Smuzhiyun #define AR2315_PERF1_VWDATA	0x00000040  /* Count valid write data cycles */
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /* AHB Error Reporting */
211*4882a593Smuzhiyun #define AR2315_AHB_ERR0			0x0050  /* error  */
212*4882a593Smuzhiyun #define AR2315_AHB_ERR1			0x0054  /* haddr  */
213*4882a593Smuzhiyun #define AR2315_AHB_ERR2			0x0058  /* hwdata */
214*4882a593Smuzhiyun #define AR2315_AHB_ERR3			0x005c  /* hrdata */
215*4882a593Smuzhiyun #define AR2315_AHB_ERR4			0x0060  /* status */
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define AR2315_AHB_ERROR_DET	1 /* AHB Error has been detected,          */
218*4882a593Smuzhiyun 				  /* write 1 to clear all bits in ERR0     */
219*4882a593Smuzhiyun #define AR2315_AHB_ERROR_OVR	2 /* AHB Error overflow has been detected  */
220*4882a593Smuzhiyun #define AR2315_AHB_ERROR_WDT	4 /* AHB Error due to wdt instead of hresp */
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define AR2315_PROCERR_HMAST		0x0000000f
223*4882a593Smuzhiyun #define AR2315_PROCERR_HMAST_DFLT	0
224*4882a593Smuzhiyun #define AR2315_PROCERR_HMAST_WMAC	1
225*4882a593Smuzhiyun #define AR2315_PROCERR_HMAST_ENET	2
226*4882a593Smuzhiyun #define AR2315_PROCERR_HMAST_PCIENDPT	3
227*4882a593Smuzhiyun #define AR2315_PROCERR_HMAST_LOCAL	4
228*4882a593Smuzhiyun #define AR2315_PROCERR_HMAST_CPU	5
229*4882a593Smuzhiyun #define AR2315_PROCERR_HMAST_PCITGT	6
230*4882a593Smuzhiyun #define AR2315_PROCERR_HMAST_S		0
231*4882a593Smuzhiyun #define AR2315_PROCERR_HWRITE		0x00000010
232*4882a593Smuzhiyun #define AR2315_PROCERR_HSIZE		0x00000060
233*4882a593Smuzhiyun #define AR2315_PROCERR_HSIZE_S		5
234*4882a593Smuzhiyun #define AR2315_PROCERR_HTRANS		0x00000180
235*4882a593Smuzhiyun #define AR2315_PROCERR_HTRANS_S		7
236*4882a593Smuzhiyun #define AR2315_PROCERR_HBURST		0x00000e00
237*4882a593Smuzhiyun #define AR2315_PROCERR_HBURST_S		9
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /* Clock Control */
240*4882a593Smuzhiyun #define AR2315_PLLC_CTL			0x0064
241*4882a593Smuzhiyun #define AR2315_PLLV_CTL			0x0068
242*4882a593Smuzhiyun #define AR2315_CPUCLK			0x006c
243*4882a593Smuzhiyun #define AR2315_AMBACLK			0x0070
244*4882a593Smuzhiyun #define AR2315_SYNCCLK			0x0074
245*4882a593Smuzhiyun #define AR2315_DSL_SLEEP_CTL		0x0080
246*4882a593Smuzhiyun #define AR2315_DSL_SLEEP_DUR		0x0084
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* PLLc Control fields */
249*4882a593Smuzhiyun #define AR2315_PLLC_REF_DIV_M		0x00000003
250*4882a593Smuzhiyun #define AR2315_PLLC_REF_DIV_S		0
251*4882a593Smuzhiyun #define AR2315_PLLC_FDBACK_DIV_M	0x0000007c
252*4882a593Smuzhiyun #define AR2315_PLLC_FDBACK_DIV_S	2
253*4882a593Smuzhiyun #define AR2315_PLLC_ADD_FDBACK_DIV_M	0x00000080
254*4882a593Smuzhiyun #define AR2315_PLLC_ADD_FDBACK_DIV_S	7
255*4882a593Smuzhiyun #define AR2315_PLLC_CLKC_DIV_M		0x0001c000
256*4882a593Smuzhiyun #define AR2315_PLLC_CLKC_DIV_S		14
257*4882a593Smuzhiyun #define AR2315_PLLC_CLKM_DIV_M		0x00700000
258*4882a593Smuzhiyun #define AR2315_PLLC_CLKM_DIV_S		20
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* CPU CLK Control fields */
261*4882a593Smuzhiyun #define AR2315_CPUCLK_CLK_SEL_M		0x00000003
262*4882a593Smuzhiyun #define AR2315_CPUCLK_CLK_SEL_S		0
263*4882a593Smuzhiyun #define AR2315_CPUCLK_CLK_DIV_M		0x0000000c
264*4882a593Smuzhiyun #define AR2315_CPUCLK_CLK_DIV_S		2
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /* AMBA CLK Control fields */
267*4882a593Smuzhiyun #define AR2315_AMBACLK_CLK_SEL_M	0x00000003
268*4882a593Smuzhiyun #define AR2315_AMBACLK_CLK_SEL_S	0
269*4882a593Smuzhiyun #define AR2315_AMBACLK_CLK_DIV_M	0x0000000c
270*4882a593Smuzhiyun #define AR2315_AMBACLK_CLK_DIV_S	2
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* PCI Clock Control */
273*4882a593Smuzhiyun #define AR2315_PCICLK			0x00a4
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #define AR2315_PCICLK_INPUT_M		0x00000003
276*4882a593Smuzhiyun #define AR2315_PCICLK_INPUT_S		0
277*4882a593Smuzhiyun #define AR2315_PCICLK_PLLC_CLKM		0
278*4882a593Smuzhiyun #define AR2315_PCICLK_PLLC_CLKM1	1
279*4882a593Smuzhiyun #define AR2315_PCICLK_PLLC_CLKC		2
280*4882a593Smuzhiyun #define AR2315_PCICLK_REF_CLK		3
281*4882a593Smuzhiyun #define AR2315_PCICLK_DIV_M		0x0000000c
282*4882a593Smuzhiyun #define AR2315_PCICLK_DIV_S		2
283*4882a593Smuzhiyun #define AR2315_PCICLK_IN_FREQ		0
284*4882a593Smuzhiyun #define AR2315_PCICLK_IN_FREQ_DIV_6	1
285*4882a593Smuzhiyun #define AR2315_PCICLK_IN_FREQ_DIV_8	2
286*4882a593Smuzhiyun #define AR2315_PCICLK_IN_FREQ_DIV_10	3
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /* Observation Control Register */
289*4882a593Smuzhiyun #define AR2315_OCR			0x00b0
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define AR2315_OCR_GPIO0_IRIN		0x00000040
292*4882a593Smuzhiyun #define AR2315_OCR_GPIO1_IROUT		0x00000080
293*4882a593Smuzhiyun #define AR2315_OCR_GPIO3_RXCLR		0x00000200
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* General Clock Control */
296*4882a593Smuzhiyun #define AR2315_MISCCLK			0x00b4
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #define AR2315_MISCCLK_PLLBYPASS_EN	0x00000001
299*4882a593Smuzhiyun #define AR2315_MISCCLK_PROCREFCLK	0x00000002
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun  * SDRAM Controller
303*4882a593Smuzhiyun  *   - No read or write buffers are included.
304*4882a593Smuzhiyun  */
305*4882a593Smuzhiyun #define AR2315_MEM_CFG			0x0000
306*4882a593Smuzhiyun #define AR2315_MEM_CTRL			0x000c
307*4882a593Smuzhiyun #define AR2315_MEM_REF			0x0010
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #define AR2315_MEM_CFG_DATA_WIDTH_M	0x00006000
310*4882a593Smuzhiyun #define AR2315_MEM_CFG_DATA_WIDTH_S	13
311*4882a593Smuzhiyun #define AR2315_MEM_CFG_COL_WIDTH_M	0x00001e00
312*4882a593Smuzhiyun #define AR2315_MEM_CFG_COL_WIDTH_S	9
313*4882a593Smuzhiyun #define AR2315_MEM_CFG_ROW_WIDTH_M	0x000001e0
314*4882a593Smuzhiyun #define AR2315_MEM_CFG_ROW_WIDTH_S	5
315*4882a593Smuzhiyun #define AR2315_MEM_CFG_BANKADDR_BITS_M	0x00000018
316*4882a593Smuzhiyun #define AR2315_MEM_CFG_BANKADDR_BITS_S	3
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun  * Local Bus Interface Registers
320*4882a593Smuzhiyun  */
321*4882a593Smuzhiyun #define AR2315_LB_CONFIG		0x0000
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define AR2315_LBCONF_OE	0x00000001	/* =1 OE is low-true */
324*4882a593Smuzhiyun #define AR2315_LBCONF_CS0	0x00000002	/* =1 first CS is low-true */
325*4882a593Smuzhiyun #define AR2315_LBCONF_CS1	0x00000004	/* =1 2nd CS is low-true */
326*4882a593Smuzhiyun #define AR2315_LBCONF_RDY	0x00000008	/* =1 RDY is low-true */
327*4882a593Smuzhiyun #define AR2315_LBCONF_WE	0x00000010	/* =1 Write En is low-true */
328*4882a593Smuzhiyun #define AR2315_LBCONF_WAIT	0x00000020	/* =1 WAIT is low-true */
329*4882a593Smuzhiyun #define AR2315_LBCONF_ADS	0x00000040	/* =1 Adr Strobe is low-true */
330*4882a593Smuzhiyun #define AR2315_LBCONF_MOT	0x00000080	/* =0 Intel, =1 Motorola */
331*4882a593Smuzhiyun #define AR2315_LBCONF_8CS	0x00000100	/* =1 8 bits CS, 0= 16bits */
332*4882a593Smuzhiyun #define AR2315_LBCONF_8DS	0x00000200	/* =1 8 bits Data S, 0=16bits */
333*4882a593Smuzhiyun #define AR2315_LBCONF_ADS_EN	0x00000400	/* =1 Enable ADS */
334*4882a593Smuzhiyun #define AR2315_LBCONF_ADR_OE	0x00000800	/* =1 Adr cap on OE, WE or DS */
335*4882a593Smuzhiyun #define AR2315_LBCONF_ADDT_MUX	0x00001000	/* =1 Adr and Data share bus */
336*4882a593Smuzhiyun #define AR2315_LBCONF_DATA_OE	0x00002000	/* =1 Data cap on OE, WE, DS */
337*4882a593Smuzhiyun #define AR2315_LBCONF_16DATA	0x00004000	/* =1 Data is 16 bits wide */
338*4882a593Smuzhiyun #define AR2315_LBCONF_SWAPDT	0x00008000	/* =1 Byte swap data */
339*4882a593Smuzhiyun #define AR2315_LBCONF_SYNC	0x00010000	/* =1 Bus synchronous to clk */
340*4882a593Smuzhiyun #define AR2315_LBCONF_INT	0x00020000	/* =1 Intr is low true */
341*4882a593Smuzhiyun #define AR2315_LBCONF_INT_CTR0	0x00000000	/* GND high-Z, Vdd is high-Z */
342*4882a593Smuzhiyun #define AR2315_LBCONF_INT_CTR1	0x00040000	/* GND drive, Vdd is high-Z */
343*4882a593Smuzhiyun #define AR2315_LBCONF_INT_CTR2	0x00080000	/* GND high-Z, Vdd drive */
344*4882a593Smuzhiyun #define AR2315_LBCONF_INT_CTR3	0x000c0000	/* GND drive, Vdd drive */
345*4882a593Smuzhiyun #define AR2315_LBCONF_RDY_WAIT	0x00100000	/* =1 RDY is negative of WAIT */
346*4882a593Smuzhiyun #define AR2315_LBCONF_INT_PULSE	0x00200000	/* =1 Interrupt is a pulse */
347*4882a593Smuzhiyun #define AR2315_LBCONF_ENABLE	0x00400000	/* =1 Falcon respond to LB */
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #define AR2315_LB_CLKSEL		0x0004
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define AR2315_LBCLK_EXT	0x00000001	/* use external clk for lb */
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #define AR2315_LB_1MS			0x0008
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun #define AR2315_LB1MS_MASK	0x0003ffff	/* # of AHB clk cycles in 1ms */
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define AR2315_LB_MISCCFG		0x000c
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #define AR2315_LBM_TXD_EN	0x00000001	/* Enable TXD for fragments */
360*4882a593Smuzhiyun #define AR2315_LBM_RX_INTEN	0x00000002	/* Enable LB ints on RX ready */
361*4882a593Smuzhiyun #define AR2315_LBM_MBOXWR_INTEN	0x00000004	/* Enable LB ints on mbox wr */
362*4882a593Smuzhiyun #define AR2315_LBM_MBOXRD_INTEN	0x00000008	/* Enable LB ints on mbox rd */
363*4882a593Smuzhiyun #define AR2315_LMB_DESCSWAP_EN	0x00000010	/* Byte swap desc enable */
364*4882a593Smuzhiyun #define AR2315_LBM_TIMEOUT_M	0x00ffff80
365*4882a593Smuzhiyun #define AR2315_LBM_TIMEOUT_S	7
366*4882a593Smuzhiyun #define AR2315_LBM_PORTMUX	0x07000000
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #define AR2315_LB_RXTSOFF		0x0010
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define AR2315_LB_TX_CHAIN_EN		0x0100
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun #define AR2315_LB_TXEN_0	0x00000001
373*4882a593Smuzhiyun #define AR2315_LB_TXEN_1	0x00000002
374*4882a593Smuzhiyun #define AR2315_LB_TXEN_2	0x00000004
375*4882a593Smuzhiyun #define AR2315_LB_TXEN_3	0x00000008
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #define AR2315_LB_TX_CHAIN_DIS		0x0104
378*4882a593Smuzhiyun #define AR2315_LB_TX_DESC_PTR		0x0200
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #define AR2315_LB_RX_CHAIN_EN		0x0400
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun #define AR2315_LB_RXEN		0x00000001
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun #define AR2315_LB_RX_CHAIN_DIS		0x0404
385*4882a593Smuzhiyun #define AR2315_LB_RX_DESC_PTR		0x0408
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define AR2315_LB_INT_STATUS		0x0500
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun #define AR2315_LB_INT_TX_DESC		0x00000001
390*4882a593Smuzhiyun #define AR2315_LB_INT_TX_OK		0x00000002
391*4882a593Smuzhiyun #define AR2315_LB_INT_TX_ERR		0x00000004
392*4882a593Smuzhiyun #define AR2315_LB_INT_TX_EOF		0x00000008
393*4882a593Smuzhiyun #define AR2315_LB_INT_RX_DESC		0x00000010
394*4882a593Smuzhiyun #define AR2315_LB_INT_RX_OK		0x00000020
395*4882a593Smuzhiyun #define AR2315_LB_INT_RX_ERR		0x00000040
396*4882a593Smuzhiyun #define AR2315_LB_INT_RX_EOF		0x00000080
397*4882a593Smuzhiyun #define AR2315_LB_INT_TX_TRUNC		0x00000100
398*4882a593Smuzhiyun #define AR2315_LB_INT_TX_STARVE		0x00000200
399*4882a593Smuzhiyun #define AR2315_LB_INT_LB_TIMEOUT	0x00000400
400*4882a593Smuzhiyun #define AR2315_LB_INT_LB_ERR		0x00000800
401*4882a593Smuzhiyun #define AR2315_LB_INT_MBOX_WR		0x00001000
402*4882a593Smuzhiyun #define AR2315_LB_INT_MBOX_RD		0x00002000
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /* Bit definitions for INT MASK are the same as INT_STATUS */
405*4882a593Smuzhiyun #define AR2315_LB_INT_MASK		0x0504
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun #define AR2315_LB_INT_EN		0x0508
408*4882a593Smuzhiyun #define AR2315_LB_MBOX			0x0600
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun #endif /* __ASM_MACH_ATH25_AR2315_REGS_H */
411