1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
4*4882a593Smuzhiyun * Copyright (C) 2007 Eugene Konev <ejka@openwrt.org>
5*4882a593Smuzhiyun * Copyright (C) 2009-2010 Florian Fainelli <florian@openwrt.org>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/export.h>
10*4882a593Smuzhiyun #include <linux/gpio.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <asm/mach-ar7/ar7.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define AR7_GPIO_MAX 32
15*4882a593Smuzhiyun #define TITAN_GPIO_MAX 51
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun struct ar7_gpio_chip {
18*4882a593Smuzhiyun void __iomem *regs;
19*4882a593Smuzhiyun struct gpio_chip chip;
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun
ar7_gpio_get_value(struct gpio_chip * chip,unsigned gpio)22*4882a593Smuzhiyun static int ar7_gpio_get_value(struct gpio_chip *chip, unsigned gpio)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun struct ar7_gpio_chip *gpch = gpiochip_get_data(chip);
25*4882a593Smuzhiyun void __iomem *gpio_in = gpch->regs + AR7_GPIO_INPUT;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun return !!(readl(gpio_in) & (1 << gpio));
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
titan_gpio_get_value(struct gpio_chip * chip,unsigned gpio)30*4882a593Smuzhiyun static int titan_gpio_get_value(struct gpio_chip *chip, unsigned gpio)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun struct ar7_gpio_chip *gpch = gpiochip_get_data(chip);
33*4882a593Smuzhiyun void __iomem *gpio_in0 = gpch->regs + TITAN_GPIO_INPUT_0;
34*4882a593Smuzhiyun void __iomem *gpio_in1 = gpch->regs + TITAN_GPIO_INPUT_1;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun return readl(gpio >> 5 ? gpio_in1 : gpio_in0) & (1 << (gpio & 0x1f));
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
ar7_gpio_set_value(struct gpio_chip * chip,unsigned gpio,int value)39*4882a593Smuzhiyun static void ar7_gpio_set_value(struct gpio_chip *chip,
40*4882a593Smuzhiyun unsigned gpio, int value)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun struct ar7_gpio_chip *gpch = gpiochip_get_data(chip);
43*4882a593Smuzhiyun void __iomem *gpio_out = gpch->regs + AR7_GPIO_OUTPUT;
44*4882a593Smuzhiyun unsigned tmp;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun tmp = readl(gpio_out) & ~(1 << gpio);
47*4882a593Smuzhiyun if (value)
48*4882a593Smuzhiyun tmp |= 1 << gpio;
49*4882a593Smuzhiyun writel(tmp, gpio_out);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
titan_gpio_set_value(struct gpio_chip * chip,unsigned gpio,int value)52*4882a593Smuzhiyun static void titan_gpio_set_value(struct gpio_chip *chip,
53*4882a593Smuzhiyun unsigned gpio, int value)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct ar7_gpio_chip *gpch = gpiochip_get_data(chip);
56*4882a593Smuzhiyun void __iomem *gpio_out0 = gpch->regs + TITAN_GPIO_OUTPUT_0;
57*4882a593Smuzhiyun void __iomem *gpio_out1 = gpch->regs + TITAN_GPIO_OUTPUT_1;
58*4882a593Smuzhiyun unsigned tmp;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun tmp = readl(gpio >> 5 ? gpio_out1 : gpio_out0) & ~(1 << (gpio & 0x1f));
61*4882a593Smuzhiyun if (value)
62*4882a593Smuzhiyun tmp |= 1 << (gpio & 0x1f);
63*4882a593Smuzhiyun writel(tmp, gpio >> 5 ? gpio_out1 : gpio_out0);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
ar7_gpio_direction_input(struct gpio_chip * chip,unsigned gpio)66*4882a593Smuzhiyun static int ar7_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct ar7_gpio_chip *gpch = gpiochip_get_data(chip);
69*4882a593Smuzhiyun void __iomem *gpio_dir = gpch->regs + AR7_GPIO_DIR;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun writel(readl(gpio_dir) | (1 << gpio), gpio_dir);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
titan_gpio_direction_input(struct gpio_chip * chip,unsigned gpio)76*4882a593Smuzhiyun static int titan_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun struct ar7_gpio_chip *gpch = gpiochip_get_data(chip);
79*4882a593Smuzhiyun void __iomem *gpio_dir0 = gpch->regs + TITAN_GPIO_DIR_0;
80*4882a593Smuzhiyun void __iomem *gpio_dir1 = gpch->regs + TITAN_GPIO_DIR_1;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (gpio >= TITAN_GPIO_MAX)
83*4882a593Smuzhiyun return -EINVAL;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun writel(readl(gpio >> 5 ? gpio_dir1 : gpio_dir0) | (1 << (gpio & 0x1f)),
86*4882a593Smuzhiyun gpio >> 5 ? gpio_dir1 : gpio_dir0);
87*4882a593Smuzhiyun return 0;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
ar7_gpio_direction_output(struct gpio_chip * chip,unsigned gpio,int value)90*4882a593Smuzhiyun static int ar7_gpio_direction_output(struct gpio_chip *chip,
91*4882a593Smuzhiyun unsigned gpio, int value)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct ar7_gpio_chip *gpch = gpiochip_get_data(chip);
94*4882a593Smuzhiyun void __iomem *gpio_dir = gpch->regs + AR7_GPIO_DIR;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun ar7_gpio_set_value(chip, gpio, value);
97*4882a593Smuzhiyun writel(readl(gpio_dir) & ~(1 << gpio), gpio_dir);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
titan_gpio_direction_output(struct gpio_chip * chip,unsigned gpio,int value)102*4882a593Smuzhiyun static int titan_gpio_direction_output(struct gpio_chip *chip,
103*4882a593Smuzhiyun unsigned gpio, int value)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct ar7_gpio_chip *gpch = gpiochip_get_data(chip);
106*4882a593Smuzhiyun void __iomem *gpio_dir0 = gpch->regs + TITAN_GPIO_DIR_0;
107*4882a593Smuzhiyun void __iomem *gpio_dir1 = gpch->regs + TITAN_GPIO_DIR_1;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (gpio >= TITAN_GPIO_MAX)
110*4882a593Smuzhiyun return -EINVAL;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun titan_gpio_set_value(chip, gpio, value);
113*4882a593Smuzhiyun writel(readl(gpio >> 5 ? gpio_dir1 : gpio_dir0) & ~(1 <<
114*4882a593Smuzhiyun (gpio & 0x1f)), gpio >> 5 ? gpio_dir1 : gpio_dir0);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static struct ar7_gpio_chip ar7_gpio_chip = {
120*4882a593Smuzhiyun .chip = {
121*4882a593Smuzhiyun .label = "ar7-gpio",
122*4882a593Smuzhiyun .direction_input = ar7_gpio_direction_input,
123*4882a593Smuzhiyun .direction_output = ar7_gpio_direction_output,
124*4882a593Smuzhiyun .set = ar7_gpio_set_value,
125*4882a593Smuzhiyun .get = ar7_gpio_get_value,
126*4882a593Smuzhiyun .base = 0,
127*4882a593Smuzhiyun .ngpio = AR7_GPIO_MAX,
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun static struct ar7_gpio_chip titan_gpio_chip = {
132*4882a593Smuzhiyun .chip = {
133*4882a593Smuzhiyun .label = "titan-gpio",
134*4882a593Smuzhiyun .direction_input = titan_gpio_direction_input,
135*4882a593Smuzhiyun .direction_output = titan_gpio_direction_output,
136*4882a593Smuzhiyun .set = titan_gpio_set_value,
137*4882a593Smuzhiyun .get = titan_gpio_get_value,
138*4882a593Smuzhiyun .base = 0,
139*4882a593Smuzhiyun .ngpio = TITAN_GPIO_MAX,
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
ar7_gpio_enable_ar7(unsigned gpio)143*4882a593Smuzhiyun static inline int ar7_gpio_enable_ar7(unsigned gpio)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun void __iomem *gpio_en = ar7_gpio_chip.regs + AR7_GPIO_ENABLE;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun writel(readl(gpio_en) | (1 << gpio), gpio_en);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
ar7_gpio_enable_titan(unsigned gpio)152*4882a593Smuzhiyun static inline int ar7_gpio_enable_titan(unsigned gpio)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun void __iomem *gpio_en0 = titan_gpio_chip.regs + TITAN_GPIO_ENBL_0;
155*4882a593Smuzhiyun void __iomem *gpio_en1 = titan_gpio_chip.regs + TITAN_GPIO_ENBL_1;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun writel(readl(gpio >> 5 ? gpio_en1 : gpio_en0) | (1 << (gpio & 0x1f)),
158*4882a593Smuzhiyun gpio >> 5 ? gpio_en1 : gpio_en0);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun return 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
ar7_gpio_enable(unsigned gpio)163*4882a593Smuzhiyun int ar7_gpio_enable(unsigned gpio)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun return ar7_is_titan() ? ar7_gpio_enable_titan(gpio) :
166*4882a593Smuzhiyun ar7_gpio_enable_ar7(gpio);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun EXPORT_SYMBOL(ar7_gpio_enable);
169*4882a593Smuzhiyun
ar7_gpio_disable_ar7(unsigned gpio)170*4882a593Smuzhiyun static inline int ar7_gpio_disable_ar7(unsigned gpio)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun void __iomem *gpio_en = ar7_gpio_chip.regs + AR7_GPIO_ENABLE;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun writel(readl(gpio_en) & ~(1 << gpio), gpio_en);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
ar7_gpio_disable_titan(unsigned gpio)179*4882a593Smuzhiyun static inline int ar7_gpio_disable_titan(unsigned gpio)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun void __iomem *gpio_en0 = titan_gpio_chip.regs + TITAN_GPIO_ENBL_0;
182*4882a593Smuzhiyun void __iomem *gpio_en1 = titan_gpio_chip.regs + TITAN_GPIO_ENBL_1;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun writel(readl(gpio >> 5 ? gpio_en1 : gpio_en0) & ~(1 << (gpio & 0x1f)),
185*4882a593Smuzhiyun gpio >> 5 ? gpio_en1 : gpio_en0);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
ar7_gpio_disable(unsigned gpio)190*4882a593Smuzhiyun int ar7_gpio_disable(unsigned gpio)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun return ar7_is_titan() ? ar7_gpio_disable_titan(gpio) :
193*4882a593Smuzhiyun ar7_gpio_disable_ar7(gpio);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun EXPORT_SYMBOL(ar7_gpio_disable);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun struct titan_gpio_cfg {
198*4882a593Smuzhiyun u32 reg;
199*4882a593Smuzhiyun u32 shift;
200*4882a593Smuzhiyun u32 func;
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static const struct titan_gpio_cfg titan_gpio_table[] = {
204*4882a593Smuzhiyun /* reg, start bit, mux value */
205*4882a593Smuzhiyun {4, 24, 1},
206*4882a593Smuzhiyun {4, 26, 1},
207*4882a593Smuzhiyun {4, 28, 1},
208*4882a593Smuzhiyun {4, 30, 1},
209*4882a593Smuzhiyun {5, 6, 1},
210*4882a593Smuzhiyun {5, 8, 1},
211*4882a593Smuzhiyun {5, 10, 1},
212*4882a593Smuzhiyun {5, 12, 1},
213*4882a593Smuzhiyun {7, 14, 3},
214*4882a593Smuzhiyun {7, 16, 3},
215*4882a593Smuzhiyun {7, 18, 3},
216*4882a593Smuzhiyun {7, 20, 3},
217*4882a593Smuzhiyun {7, 22, 3},
218*4882a593Smuzhiyun {7, 26, 3},
219*4882a593Smuzhiyun {7, 28, 3},
220*4882a593Smuzhiyun {7, 30, 3},
221*4882a593Smuzhiyun {8, 0, 3},
222*4882a593Smuzhiyun {8, 2, 3},
223*4882a593Smuzhiyun {8, 4, 3},
224*4882a593Smuzhiyun {8, 10, 3},
225*4882a593Smuzhiyun {8, 14, 3},
226*4882a593Smuzhiyun {8, 16, 3},
227*4882a593Smuzhiyun {8, 18, 3},
228*4882a593Smuzhiyun {8, 20, 3},
229*4882a593Smuzhiyun {9, 8, 3},
230*4882a593Smuzhiyun {9, 10, 3},
231*4882a593Smuzhiyun {9, 12, 3},
232*4882a593Smuzhiyun {9, 14, 3},
233*4882a593Smuzhiyun {9, 18, 3},
234*4882a593Smuzhiyun {9, 20, 3},
235*4882a593Smuzhiyun {9, 24, 3},
236*4882a593Smuzhiyun {9, 26, 3},
237*4882a593Smuzhiyun {9, 28, 3},
238*4882a593Smuzhiyun {9, 30, 3},
239*4882a593Smuzhiyun {10, 0, 3},
240*4882a593Smuzhiyun {10, 2, 3},
241*4882a593Smuzhiyun {10, 8, 3},
242*4882a593Smuzhiyun {10, 10, 3},
243*4882a593Smuzhiyun {10, 12, 3},
244*4882a593Smuzhiyun {10, 14, 3},
245*4882a593Smuzhiyun {13, 12, 3},
246*4882a593Smuzhiyun {13, 14, 3},
247*4882a593Smuzhiyun {13, 16, 3},
248*4882a593Smuzhiyun {13, 18, 3},
249*4882a593Smuzhiyun {13, 24, 3},
250*4882a593Smuzhiyun {13, 26, 3},
251*4882a593Smuzhiyun {13, 28, 3},
252*4882a593Smuzhiyun {13, 30, 3},
253*4882a593Smuzhiyun {14, 2, 3},
254*4882a593Smuzhiyun {14, 6, 3},
255*4882a593Smuzhiyun {14, 8, 3},
256*4882a593Smuzhiyun {14, 12, 3}
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
titan_gpio_pinsel(unsigned gpio)259*4882a593Smuzhiyun static int titan_gpio_pinsel(unsigned gpio)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct titan_gpio_cfg gpio_cfg;
262*4882a593Smuzhiyun u32 mux_status, pin_sel_reg, tmp;
263*4882a593Smuzhiyun void __iomem *pin_sel = (void __iomem *)KSEG1ADDR(AR7_REGS_PINSEL);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (gpio >= ARRAY_SIZE(titan_gpio_table))
266*4882a593Smuzhiyun return -EINVAL;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun gpio_cfg = titan_gpio_table[gpio];
269*4882a593Smuzhiyun pin_sel_reg = gpio_cfg.reg - 1;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun mux_status = (readl(pin_sel + pin_sel_reg) >> gpio_cfg.shift) & 0x3;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Check the mux status */
274*4882a593Smuzhiyun if (!((mux_status == 0) || (mux_status == gpio_cfg.func)))
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Set the pin sel value */
278*4882a593Smuzhiyun tmp = readl(pin_sel + pin_sel_reg);
279*4882a593Smuzhiyun tmp |= ((gpio_cfg.func & 0x3) << gpio_cfg.shift);
280*4882a593Smuzhiyun writel(tmp, pin_sel + pin_sel_reg);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* Perform minimal Titan GPIO configuration */
titan_gpio_init(void)286*4882a593Smuzhiyun static void titan_gpio_init(void)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun unsigned i;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun for (i = 44; i < 48; i++) {
291*4882a593Smuzhiyun titan_gpio_pinsel(i);
292*4882a593Smuzhiyun ar7_gpio_enable_titan(i);
293*4882a593Smuzhiyun titan_gpio_direction_input(&titan_gpio_chip.chip, i);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
ar7_gpio_init(void)297*4882a593Smuzhiyun int __init ar7_gpio_init(void)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun int ret;
300*4882a593Smuzhiyun struct ar7_gpio_chip *gpch;
301*4882a593Smuzhiyun unsigned size;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (!ar7_is_titan()) {
304*4882a593Smuzhiyun gpch = &ar7_gpio_chip;
305*4882a593Smuzhiyun size = 0x10;
306*4882a593Smuzhiyun } else {
307*4882a593Smuzhiyun gpch = &titan_gpio_chip;
308*4882a593Smuzhiyun size = 0x1f;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun gpch->regs = ioremap(AR7_REGS_GPIO, size);
312*4882a593Smuzhiyun if (!gpch->regs) {
313*4882a593Smuzhiyun printk(KERN_ERR "%s: failed to ioremap regs\n",
314*4882a593Smuzhiyun gpch->chip.label);
315*4882a593Smuzhiyun return -ENOMEM;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun ret = gpiochip_add_data(&gpch->chip, gpch);
319*4882a593Smuzhiyun if (ret) {
320*4882a593Smuzhiyun printk(KERN_ERR "%s: failed to add gpiochip\n",
321*4882a593Smuzhiyun gpch->chip.label);
322*4882a593Smuzhiyun return ret;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun printk(KERN_INFO "%s: registered %d GPIOs\n",
325*4882a593Smuzhiyun gpch->chip.label, gpch->chip.ngpio);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (ar7_is_titan())
328*4882a593Smuzhiyun titan_gpio_init();
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return ret;
331*4882a593Smuzhiyun }
332