1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Alchemy Db1550/Pb1550 board support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (c) 2011 Manuel Lauss <manuel.lauss@googlemail.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/gpio.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
16*4882a593Smuzhiyun #include <linux/mtd/platnand.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/pm.h>
19*4882a593Smuzhiyun #include <linux/spi/spi.h>
20*4882a593Smuzhiyun #include <linux/spi/flash.h>
21*4882a593Smuzhiyun #include <asm/bootinfo.h>
22*4882a593Smuzhiyun #include <asm/mach-au1x00/au1000.h>
23*4882a593Smuzhiyun #include <asm/mach-au1x00/gpio-au1000.h>
24*4882a593Smuzhiyun #include <asm/mach-au1x00/au1xxx_eth.h>
25*4882a593Smuzhiyun #include <asm/mach-au1x00/au1xxx_dbdma.h>
26*4882a593Smuzhiyun #include <asm/mach-au1x00/au1xxx_psc.h>
27*4882a593Smuzhiyun #include <asm/mach-au1x00/au1550_spi.h>
28*4882a593Smuzhiyun #include <asm/mach-au1x00/au1550nd.h>
29*4882a593Smuzhiyun #include <asm/mach-db1x00/bcsr.h>
30*4882a593Smuzhiyun #include <prom.h>
31*4882a593Smuzhiyun #include "platform.h"
32*4882a593Smuzhiyun
db1550_hw_setup(void)33*4882a593Smuzhiyun static void __init db1550_hw_setup(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun void __iomem *base;
36*4882a593Smuzhiyun unsigned long v;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* complete pin setup: assign GPIO16 to PSC0_SYNC1 (SPI cs# line)
39*4882a593Smuzhiyun * as well as PSC1_SYNC for AC97 on PB1550.
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun v = alchemy_rdsys(AU1000_SYS_PINFUNC);
42*4882a593Smuzhiyun alchemy_wrsys(v | 1 | SYS_PF_PSC1_S1, AU1000_SYS_PINFUNC);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* reset the AC97 codec now, the reset time in the psc-ac97 driver
45*4882a593Smuzhiyun * is apparently too short although it's ridiculous as it is.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun base = (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR);
48*4882a593Smuzhiyun __raw_writel(PSC_SEL_CLK_SERCLK | PSC_SEL_PS_AC97MODE,
49*4882a593Smuzhiyun base + PSC_SEL_OFFSET);
50*4882a593Smuzhiyun __raw_writel(PSC_CTRL_DISABLE, base + PSC_CTRL_OFFSET);
51*4882a593Smuzhiyun wmb();
52*4882a593Smuzhiyun __raw_writel(PSC_AC97RST_RST, base + PSC_AC97RST_OFFSET);
53*4882a593Smuzhiyun wmb();
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
db1550_board_setup(void)56*4882a593Smuzhiyun int __init db1550_board_setup(void)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun unsigned short whoami;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun bcsr_init(DB1550_BCSR_PHYS_ADDR,
61*4882a593Smuzhiyun DB1550_BCSR_PHYS_ADDR + DB1550_BCSR_HEXLED_OFS);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun whoami = bcsr_read(BCSR_WHOAMI); /* PB1550 hexled offset differs */
64*4882a593Smuzhiyun switch (BCSR_WHOAMI_BOARD(whoami)) {
65*4882a593Smuzhiyun case BCSR_WHOAMI_PB1550_SDR:
66*4882a593Smuzhiyun case BCSR_WHOAMI_PB1550_DDR:
67*4882a593Smuzhiyun bcsr_init(PB1550_BCSR_PHYS_ADDR,
68*4882a593Smuzhiyun PB1550_BCSR_PHYS_ADDR + PB1550_BCSR_HEXLED_OFS);
69*4882a593Smuzhiyun case BCSR_WHOAMI_DB1550:
70*4882a593Smuzhiyun break;
71*4882a593Smuzhiyun default:
72*4882a593Smuzhiyun return -ENODEV;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun pr_info("Alchemy/AMD %s Board, CPLD Rev %d Board-ID %d " \
76*4882a593Smuzhiyun "Daughtercard ID %d\n", get_system_type(),
77*4882a593Smuzhiyun (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun db1550_hw_setup();
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*****************************************************************************/
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static u64 au1550_all_dmamask = DMA_BIT_MASK(32);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static struct mtd_partition db1550_spiflash_parts[] = {
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun .name = "spi_flash",
90*4882a593Smuzhiyun .offset = 0,
91*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
92*4882a593Smuzhiyun },
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static struct flash_platform_data db1550_spiflash_data = {
96*4882a593Smuzhiyun .name = "s25fl010",
97*4882a593Smuzhiyun .parts = db1550_spiflash_parts,
98*4882a593Smuzhiyun .nr_parts = ARRAY_SIZE(db1550_spiflash_parts),
99*4882a593Smuzhiyun .type = "m25p10",
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static struct spi_board_info db1550_spi_devs[] __initdata = {
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun /* TI TMP121AIDBVR temp sensor */
105*4882a593Smuzhiyun .modalias = "tmp121",
106*4882a593Smuzhiyun .max_speed_hz = 2400000,
107*4882a593Smuzhiyun .bus_num = 0,
108*4882a593Smuzhiyun .chip_select = 0,
109*4882a593Smuzhiyun .mode = SPI_MODE_0,
110*4882a593Smuzhiyun },
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun /* Spansion S25FL001D0FMA SPI flash */
113*4882a593Smuzhiyun .modalias = "m25p80",
114*4882a593Smuzhiyun .max_speed_hz = 2400000,
115*4882a593Smuzhiyun .bus_num = 0,
116*4882a593Smuzhiyun .chip_select = 1,
117*4882a593Smuzhiyun .mode = SPI_MODE_0,
118*4882a593Smuzhiyun .platform_data = &db1550_spiflash_data,
119*4882a593Smuzhiyun },
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static struct i2c_board_info db1550_i2c_devs[] __initdata = {
123*4882a593Smuzhiyun { I2C_BOARD_INFO("24c04", 0x52),}, /* AT24C04-10 I2C eeprom */
124*4882a593Smuzhiyun { I2C_BOARD_INFO("ne1619", 0x2d),}, /* adm1025-compat hwmon */
125*4882a593Smuzhiyun { I2C_BOARD_INFO("wm8731", 0x1b),}, /* I2S audio codec WM8731 */
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /**********************************************************************/
129*4882a593Smuzhiyun
au1550_nand_cmd_ctrl(struct nand_chip * this,int cmd,unsigned int ctrl)130*4882a593Smuzhiyun static void au1550_nand_cmd_ctrl(struct nand_chip *this, int cmd,
131*4882a593Smuzhiyun unsigned int ctrl)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun unsigned long ioaddr = (unsigned long)this->legacy.IO_ADDR_W;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun ioaddr &= 0xffffff00;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (ctrl & NAND_CLE) {
138*4882a593Smuzhiyun ioaddr += MEM_STNAND_CMD;
139*4882a593Smuzhiyun } else if (ctrl & NAND_ALE) {
140*4882a593Smuzhiyun ioaddr += MEM_STNAND_ADDR;
141*4882a593Smuzhiyun } else {
142*4882a593Smuzhiyun /* assume we want to r/w real data by default */
143*4882a593Smuzhiyun ioaddr += MEM_STNAND_DATA;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun this->legacy.IO_ADDR_R = this->legacy.IO_ADDR_W = (void __iomem *)ioaddr;
146*4882a593Smuzhiyun if (cmd != NAND_CMD_NONE) {
147*4882a593Smuzhiyun __raw_writeb(cmd, this->legacy.IO_ADDR_W);
148*4882a593Smuzhiyun wmb();
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
au1550_nand_device_ready(struct nand_chip * this)152*4882a593Smuzhiyun static int au1550_nand_device_ready(struct nand_chip *this)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun return alchemy_rdsmem(AU1000_MEM_STSTAT) & 1;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static struct mtd_partition db1550_nand_parts[] = {
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun .name = "NAND FS 0",
160*4882a593Smuzhiyun .offset = 0,
161*4882a593Smuzhiyun .size = 8 * 1024 * 1024,
162*4882a593Smuzhiyun },
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun .name = "NAND FS 1",
165*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
166*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL
167*4882a593Smuzhiyun },
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun struct platform_nand_data db1550_nand_platdata = {
171*4882a593Smuzhiyun .chip = {
172*4882a593Smuzhiyun .nr_chips = 1,
173*4882a593Smuzhiyun .chip_offset = 0,
174*4882a593Smuzhiyun .nr_partitions = ARRAY_SIZE(db1550_nand_parts),
175*4882a593Smuzhiyun .partitions = db1550_nand_parts,
176*4882a593Smuzhiyun .chip_delay = 20,
177*4882a593Smuzhiyun },
178*4882a593Smuzhiyun .ctrl = {
179*4882a593Smuzhiyun .dev_ready = au1550_nand_device_ready,
180*4882a593Smuzhiyun .cmd_ctrl = au1550_nand_cmd_ctrl,
181*4882a593Smuzhiyun },
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static struct resource db1550_nand_res[] = {
185*4882a593Smuzhiyun [0] = {
186*4882a593Smuzhiyun .start = 0x20000000,
187*4882a593Smuzhiyun .end = 0x200000ff,
188*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
189*4882a593Smuzhiyun },
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static struct platform_device db1550_nand_dev = {
193*4882a593Smuzhiyun .name = "gen_nand",
194*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(db1550_nand_res),
195*4882a593Smuzhiyun .resource = db1550_nand_res,
196*4882a593Smuzhiyun .id = -1,
197*4882a593Smuzhiyun .dev = {
198*4882a593Smuzhiyun .platform_data = &db1550_nand_platdata,
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static struct au1550nd_platdata pb1550_nand_pd = {
203*4882a593Smuzhiyun .parts = db1550_nand_parts,
204*4882a593Smuzhiyun .num_parts = ARRAY_SIZE(db1550_nand_parts),
205*4882a593Smuzhiyun .devwidth = 0, /* x8 NAND default, needs fixing up */
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static struct platform_device pb1550_nand_dev = {
209*4882a593Smuzhiyun .name = "au1550-nand",
210*4882a593Smuzhiyun .id = -1,
211*4882a593Smuzhiyun .resource = db1550_nand_res,
212*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(db1550_nand_res),
213*4882a593Smuzhiyun .dev = {
214*4882a593Smuzhiyun .platform_data = &pb1550_nand_pd,
215*4882a593Smuzhiyun },
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
pb1550_nand_setup(void)218*4882a593Smuzhiyun static void __init pb1550_nand_setup(void)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun int boot_swapboot = (alchemy_rdsmem(AU1000_MEM_STSTAT) & (0x7 << 1)) |
221*4882a593Smuzhiyun ((bcsr_read(BCSR_STATUS) >> 6) & 0x1);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun gpio_direction_input(206); /* de-assert NAND CS# */
224*4882a593Smuzhiyun switch (boot_swapboot) {
225*4882a593Smuzhiyun case 0: case 2: case 8: case 0xC: case 0xD:
226*4882a593Smuzhiyun /* x16 NAND Flash */
227*4882a593Smuzhiyun pb1550_nand_pd.devwidth = 1;
228*4882a593Smuzhiyun fallthrough;
229*4882a593Smuzhiyun case 1: case 3: case 9: case 0xE: case 0xF:
230*4882a593Smuzhiyun /* x8 NAND, already set up */
231*4882a593Smuzhiyun platform_device_register(&pb1550_nand_dev);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /**********************************************************************/
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun static struct resource au1550_psc0_res[] = {
238*4882a593Smuzhiyun [0] = {
239*4882a593Smuzhiyun .start = AU1550_PSC0_PHYS_ADDR,
240*4882a593Smuzhiyun .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
241*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
242*4882a593Smuzhiyun },
243*4882a593Smuzhiyun [1] = {
244*4882a593Smuzhiyun .start = AU1550_PSC0_INT,
245*4882a593Smuzhiyun .end = AU1550_PSC0_INT,
246*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
247*4882a593Smuzhiyun },
248*4882a593Smuzhiyun [2] = {
249*4882a593Smuzhiyun .start = AU1550_DSCR_CMD0_PSC0_TX,
250*4882a593Smuzhiyun .end = AU1550_DSCR_CMD0_PSC0_TX,
251*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
252*4882a593Smuzhiyun },
253*4882a593Smuzhiyun [3] = {
254*4882a593Smuzhiyun .start = AU1550_DSCR_CMD0_PSC0_RX,
255*4882a593Smuzhiyun .end = AU1550_DSCR_CMD0_PSC0_RX,
256*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
257*4882a593Smuzhiyun },
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
db1550_spi_cs_en(struct au1550_spi_info * spi,int cs,int pol)260*4882a593Smuzhiyun static void db1550_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun if (cs)
263*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SPISEL);
264*4882a593Smuzhiyun else
265*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, BCSR_BOARD_SPISEL, 0);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static struct au1550_spi_info db1550_spi_platdata = {
269*4882a593Smuzhiyun .mainclk_hz = 48000000, /* PSC0 clock: max. 2.4MHz SPI clk */
270*4882a593Smuzhiyun .num_chipselect = 2,
271*4882a593Smuzhiyun .activate_cs = db1550_spi_cs_en,
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun static struct platform_device db1550_spi_dev = {
276*4882a593Smuzhiyun .dev = {
277*4882a593Smuzhiyun .dma_mask = &au1550_all_dmamask,
278*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
279*4882a593Smuzhiyun .platform_data = &db1550_spi_platdata,
280*4882a593Smuzhiyun },
281*4882a593Smuzhiyun .name = "au1550-spi",
282*4882a593Smuzhiyun .id = 0, /* bus number */
283*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1550_psc0_res),
284*4882a593Smuzhiyun .resource = au1550_psc0_res,
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /**********************************************************************/
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static struct resource au1550_psc1_res[] = {
290*4882a593Smuzhiyun [0] = {
291*4882a593Smuzhiyun .start = AU1550_PSC1_PHYS_ADDR,
292*4882a593Smuzhiyun .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
293*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
294*4882a593Smuzhiyun },
295*4882a593Smuzhiyun [1] = {
296*4882a593Smuzhiyun .start = AU1550_PSC1_INT,
297*4882a593Smuzhiyun .end = AU1550_PSC1_INT,
298*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun [2] = {
301*4882a593Smuzhiyun .start = AU1550_DSCR_CMD0_PSC1_TX,
302*4882a593Smuzhiyun .end = AU1550_DSCR_CMD0_PSC1_TX,
303*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
304*4882a593Smuzhiyun },
305*4882a593Smuzhiyun [3] = {
306*4882a593Smuzhiyun .start = AU1550_DSCR_CMD0_PSC1_RX,
307*4882a593Smuzhiyun .end = AU1550_DSCR_CMD0_PSC1_RX,
308*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
309*4882a593Smuzhiyun },
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static struct platform_device db1550_ac97_dev = {
313*4882a593Smuzhiyun .name = "au1xpsc_ac97",
314*4882a593Smuzhiyun .id = 1, /* PSC ID */
315*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1550_psc1_res),
316*4882a593Smuzhiyun .resource = au1550_psc1_res,
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun static struct resource au1550_psc2_res[] = {
321*4882a593Smuzhiyun [0] = {
322*4882a593Smuzhiyun .start = AU1550_PSC2_PHYS_ADDR,
323*4882a593Smuzhiyun .end = AU1550_PSC2_PHYS_ADDR + 0xfff,
324*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
325*4882a593Smuzhiyun },
326*4882a593Smuzhiyun [1] = {
327*4882a593Smuzhiyun .start = AU1550_PSC2_INT,
328*4882a593Smuzhiyun .end = AU1550_PSC2_INT,
329*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
330*4882a593Smuzhiyun },
331*4882a593Smuzhiyun [2] = {
332*4882a593Smuzhiyun .start = AU1550_DSCR_CMD0_PSC2_TX,
333*4882a593Smuzhiyun .end = AU1550_DSCR_CMD0_PSC2_TX,
334*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
335*4882a593Smuzhiyun },
336*4882a593Smuzhiyun [3] = {
337*4882a593Smuzhiyun .start = AU1550_DSCR_CMD0_PSC2_RX,
338*4882a593Smuzhiyun .end = AU1550_DSCR_CMD0_PSC2_RX,
339*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
340*4882a593Smuzhiyun },
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun static struct platform_device db1550_i2c_dev = {
344*4882a593Smuzhiyun .name = "au1xpsc_smbus",
345*4882a593Smuzhiyun .id = 0, /* bus number */
346*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1550_psc2_res),
347*4882a593Smuzhiyun .resource = au1550_psc2_res,
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /**********************************************************************/
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun static struct resource au1550_psc3_res[] = {
353*4882a593Smuzhiyun [0] = {
354*4882a593Smuzhiyun .start = AU1550_PSC3_PHYS_ADDR,
355*4882a593Smuzhiyun .end = AU1550_PSC3_PHYS_ADDR + 0xfff,
356*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
357*4882a593Smuzhiyun },
358*4882a593Smuzhiyun [1] = {
359*4882a593Smuzhiyun .start = AU1550_PSC3_INT,
360*4882a593Smuzhiyun .end = AU1550_PSC3_INT,
361*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
362*4882a593Smuzhiyun },
363*4882a593Smuzhiyun [2] = {
364*4882a593Smuzhiyun .start = AU1550_DSCR_CMD0_PSC3_TX,
365*4882a593Smuzhiyun .end = AU1550_DSCR_CMD0_PSC3_TX,
366*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
367*4882a593Smuzhiyun },
368*4882a593Smuzhiyun [3] = {
369*4882a593Smuzhiyun .start = AU1550_DSCR_CMD0_PSC3_RX,
370*4882a593Smuzhiyun .end = AU1550_DSCR_CMD0_PSC3_RX,
371*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
372*4882a593Smuzhiyun },
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static struct platform_device db1550_i2s_dev = {
376*4882a593Smuzhiyun .name = "au1xpsc_i2s",
377*4882a593Smuzhiyun .id = 3, /* PSC ID */
378*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1550_psc3_res),
379*4882a593Smuzhiyun .resource = au1550_psc3_res,
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /**********************************************************************/
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun static struct platform_device db1550_stac_dev = {
385*4882a593Smuzhiyun .name = "ac97-codec",
386*4882a593Smuzhiyun .id = 1, /* on PSC1 */
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun static struct platform_device db1550_ac97dma_dev = {
390*4882a593Smuzhiyun .name = "au1xpsc-pcm",
391*4882a593Smuzhiyun .id = 1, /* on PSC3 */
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun static struct platform_device db1550_i2sdma_dev = {
395*4882a593Smuzhiyun .name = "au1xpsc-pcm",
396*4882a593Smuzhiyun .id = 3, /* on PSC3 */
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun static struct platform_device db1550_sndac97_dev = {
400*4882a593Smuzhiyun .name = "db1550-ac97",
401*4882a593Smuzhiyun .dev = {
402*4882a593Smuzhiyun .dma_mask = &au1550_all_dmamask,
403*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
404*4882a593Smuzhiyun },
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun static struct platform_device db1550_sndi2s_dev = {
408*4882a593Smuzhiyun .name = "db1550-i2s",
409*4882a593Smuzhiyun .dev = {
410*4882a593Smuzhiyun .dma_mask = &au1550_all_dmamask,
411*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
412*4882a593Smuzhiyun },
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /**********************************************************************/
416*4882a593Smuzhiyun
db1550_map_pci_irq(const struct pci_dev * d,u8 slot,u8 pin)417*4882a593Smuzhiyun static int db1550_map_pci_irq(const struct pci_dev *d, u8 slot, u8 pin)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun if ((slot < 11) || (slot > 13) || pin == 0)
420*4882a593Smuzhiyun return -1;
421*4882a593Smuzhiyun if (slot == 11)
422*4882a593Smuzhiyun return (pin == 1) ? AU1550_PCI_INTC : 0xff;
423*4882a593Smuzhiyun if (slot == 12) {
424*4882a593Smuzhiyun switch (pin) {
425*4882a593Smuzhiyun case 1: return AU1550_PCI_INTB;
426*4882a593Smuzhiyun case 2: return AU1550_PCI_INTC;
427*4882a593Smuzhiyun case 3: return AU1550_PCI_INTD;
428*4882a593Smuzhiyun case 4: return AU1550_PCI_INTA;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun if (slot == 13) {
432*4882a593Smuzhiyun switch (pin) {
433*4882a593Smuzhiyun case 1: return AU1550_PCI_INTA;
434*4882a593Smuzhiyun case 2: return AU1550_PCI_INTB;
435*4882a593Smuzhiyun case 3: return AU1550_PCI_INTC;
436*4882a593Smuzhiyun case 4: return AU1550_PCI_INTD;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun return -1;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
pb1550_map_pci_irq(const struct pci_dev * d,u8 slot,u8 pin)442*4882a593Smuzhiyun static int pb1550_map_pci_irq(const struct pci_dev *d, u8 slot, u8 pin)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun if ((slot < 12) || (slot > 13) || pin == 0)
445*4882a593Smuzhiyun return -1;
446*4882a593Smuzhiyun if (slot == 12) {
447*4882a593Smuzhiyun switch (pin) {
448*4882a593Smuzhiyun case 1: return AU1500_PCI_INTB;
449*4882a593Smuzhiyun case 2: return AU1500_PCI_INTC;
450*4882a593Smuzhiyun case 3: return AU1500_PCI_INTD;
451*4882a593Smuzhiyun case 4: return AU1500_PCI_INTA;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun if (slot == 13) {
455*4882a593Smuzhiyun switch (pin) {
456*4882a593Smuzhiyun case 1: return AU1500_PCI_INTA;
457*4882a593Smuzhiyun case 2: return AU1500_PCI_INTB;
458*4882a593Smuzhiyun case 3: return AU1500_PCI_INTC;
459*4882a593Smuzhiyun case 4: return AU1500_PCI_INTD;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun return -1;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun static struct resource alchemy_pci_host_res[] = {
466*4882a593Smuzhiyun [0] = {
467*4882a593Smuzhiyun .start = AU1500_PCI_PHYS_ADDR,
468*4882a593Smuzhiyun .end = AU1500_PCI_PHYS_ADDR + 0xfff,
469*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
470*4882a593Smuzhiyun },
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun static struct alchemy_pci_platdata db1550_pci_pd = {
474*4882a593Smuzhiyun .board_map_irq = db1550_map_pci_irq,
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun static struct platform_device db1550_pci_host_dev = {
478*4882a593Smuzhiyun .dev.platform_data = &db1550_pci_pd,
479*4882a593Smuzhiyun .name = "alchemy-pci",
480*4882a593Smuzhiyun .id = 0,
481*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(alchemy_pci_host_res),
482*4882a593Smuzhiyun .resource = alchemy_pci_host_res,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /**********************************************************************/
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun static struct platform_device *db1550_devs[] __initdata = {
488*4882a593Smuzhiyun &db1550_i2c_dev,
489*4882a593Smuzhiyun &db1550_ac97_dev,
490*4882a593Smuzhiyun &db1550_spi_dev,
491*4882a593Smuzhiyun &db1550_i2s_dev,
492*4882a593Smuzhiyun &db1550_stac_dev,
493*4882a593Smuzhiyun &db1550_ac97dma_dev,
494*4882a593Smuzhiyun &db1550_i2sdma_dev,
495*4882a593Smuzhiyun &db1550_sndac97_dev,
496*4882a593Smuzhiyun &db1550_sndi2s_dev,
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* must be arch_initcall; MIPS PCI scans busses in a subsys_initcall */
db1550_pci_setup(int id)500*4882a593Smuzhiyun int __init db1550_pci_setup(int id)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun if (id)
503*4882a593Smuzhiyun db1550_pci_pd.board_map_irq = pb1550_map_pci_irq;
504*4882a593Smuzhiyun return platform_device_register(&db1550_pci_host_dev);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
db1550_devices(void)507*4882a593Smuzhiyun static void __init db1550_devices(void)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun alchemy_gpio_direction_output(203, 0); /* red led on */
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun irq_set_irq_type(AU1550_GPIO0_INT, IRQ_TYPE_EDGE_BOTH); /* CD0# */
512*4882a593Smuzhiyun irq_set_irq_type(AU1550_GPIO1_INT, IRQ_TYPE_EDGE_BOTH); /* CD1# */
513*4882a593Smuzhiyun irq_set_irq_type(AU1550_GPIO3_INT, IRQ_TYPE_LEVEL_LOW); /* CARD0# */
514*4882a593Smuzhiyun irq_set_irq_type(AU1550_GPIO5_INT, IRQ_TYPE_LEVEL_LOW); /* CARD1# */
515*4882a593Smuzhiyun irq_set_irq_type(AU1550_GPIO21_INT, IRQ_TYPE_LEVEL_LOW); /* STSCHG0# */
516*4882a593Smuzhiyun irq_set_irq_type(AU1550_GPIO22_INT, IRQ_TYPE_LEVEL_LOW); /* STSCHG1# */
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun db1x_register_pcmcia_socket(
519*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR,
520*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
521*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR,
522*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
523*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR,
524*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
525*4882a593Smuzhiyun AU1550_GPIO3_INT, 0,
526*4882a593Smuzhiyun /*AU1550_GPIO21_INT*/0, 0, 0);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun db1x_register_pcmcia_socket(
529*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
530*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
531*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
532*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
533*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
534*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
535*4882a593Smuzhiyun AU1550_GPIO5_INT, 1,
536*4882a593Smuzhiyun /*AU1550_GPIO22_INT*/0, 0, 1);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun platform_device_register(&db1550_nand_dev);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun alchemy_gpio_direction_output(202, 0); /* green led on */
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
pb1550_devices(void)543*4882a593Smuzhiyun static void __init pb1550_devices(void)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun irq_set_irq_type(AU1550_GPIO0_INT, IRQ_TYPE_LEVEL_LOW);
546*4882a593Smuzhiyun irq_set_irq_type(AU1550_GPIO1_INT, IRQ_TYPE_LEVEL_LOW);
547*4882a593Smuzhiyun irq_set_irq_type(AU1550_GPIO201_205_INT, IRQ_TYPE_LEVEL_HIGH);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* enable both PCMCIA card irqs in the shared line */
550*4882a593Smuzhiyun alchemy_gpio2_enable_int(201); /* socket 0 card irq */
551*4882a593Smuzhiyun alchemy_gpio2_enable_int(202); /* socket 1 card irq */
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* Pb1550, like all others, also has statuschange irqs; however they're
554*4882a593Smuzhiyun * wired up on one of the Au1550's shared GPIO201_205 line, which also
555*4882a593Smuzhiyun * services the PCMCIA card interrupts. So we ignore statuschange and
556*4882a593Smuzhiyun * use the GPIO201_205 exclusively for card interrupts, since a) pcmcia
557*4882a593Smuzhiyun * drivers are used to shared irqs and b) statuschange isn't really use-
558*4882a593Smuzhiyun * ful anyway.
559*4882a593Smuzhiyun */
560*4882a593Smuzhiyun db1x_register_pcmcia_socket(
561*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR,
562*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
563*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR,
564*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
565*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR,
566*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
567*4882a593Smuzhiyun AU1550_GPIO201_205_INT, AU1550_GPIO0_INT, 0, 0, 0);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun db1x_register_pcmcia_socket(
570*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x008000000,
571*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x008400000 - 1,
572*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x008000000,
573*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x008400000 - 1,
574*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x008000000,
575*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x008010000 - 1,
576*4882a593Smuzhiyun AU1550_GPIO201_205_INT, AU1550_GPIO1_INT, 0, 0, 1);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun pb1550_nand_setup();
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
db1550_dev_setup(void)581*4882a593Smuzhiyun int __init db1550_dev_setup(void)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun int swapped, id;
584*4882a593Smuzhiyun struct clk *c;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun id = (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) != BCSR_WHOAMI_DB1550);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun i2c_register_board_info(0, db1550_i2c_devs,
589*4882a593Smuzhiyun ARRAY_SIZE(db1550_i2c_devs));
590*4882a593Smuzhiyun spi_register_board_info(db1550_spi_devs,
591*4882a593Smuzhiyun ARRAY_SIZE(db1550_i2c_devs));
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun c = clk_get(NULL, "psc0_intclk");
594*4882a593Smuzhiyun if (!IS_ERR(c)) {
595*4882a593Smuzhiyun clk_set_rate(c, 50000000);
596*4882a593Smuzhiyun clk_prepare_enable(c);
597*4882a593Smuzhiyun clk_put(c);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun c = clk_get(NULL, "psc2_intclk");
600*4882a593Smuzhiyun if (!IS_ERR(c)) {
601*4882a593Smuzhiyun clk_set_rate(c, db1550_spi_platdata.mainclk_hz);
602*4882a593Smuzhiyun clk_prepare_enable(c);
603*4882a593Smuzhiyun clk_put(c);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /* Audio PSC clock is supplied by codecs (PSC1, 3) FIXME: platdata!! */
607*4882a593Smuzhiyun __raw_writel(PSC_SEL_CLK_SERCLK,
608*4882a593Smuzhiyun (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
609*4882a593Smuzhiyun wmb();
610*4882a593Smuzhiyun __raw_writel(PSC_SEL_CLK_SERCLK,
611*4882a593Smuzhiyun (void __iomem *)KSEG1ADDR(AU1550_PSC3_PHYS_ADDR) + PSC_SEL_OFFSET);
612*4882a593Smuzhiyun wmb();
613*4882a593Smuzhiyun /* SPI/I2C use internally supplied 50MHz source */
614*4882a593Smuzhiyun __raw_writel(PSC_SEL_CLK_INTCLK,
615*4882a593Smuzhiyun (void __iomem *)KSEG1ADDR(AU1550_PSC0_PHYS_ADDR) + PSC_SEL_OFFSET);
616*4882a593Smuzhiyun wmb();
617*4882a593Smuzhiyun __raw_writel(PSC_SEL_CLK_INTCLK,
618*4882a593Smuzhiyun (void __iomem *)KSEG1ADDR(AU1550_PSC2_PHYS_ADDR) + PSC_SEL_OFFSET);
619*4882a593Smuzhiyun wmb();
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun id ? pb1550_devices() : db1550_devices();
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun swapped = bcsr_read(BCSR_STATUS) &
624*4882a593Smuzhiyun (id ? BCSR_STATUS_PB1550_SWAPBOOT : BCSR_STATUS_DB1000_SWAPBOOT);
625*4882a593Smuzhiyun db1x_register_norflash(128 << 20, 4, swapped);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun return platform_add_devices(db1550_devs, ARRAY_SIZE(db1550_devs));
628*4882a593Smuzhiyun }
629