1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * DBAu1200/PBAu1200 board platform device registration
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2008-2011 Manuel Lauss
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/gpio.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/leds.h>
17*4882a593Smuzhiyun #include <linux/mmc/host.h>
18*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
19*4882a593Smuzhiyun #include <linux/mtd/platnand.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/serial_8250.h>
22*4882a593Smuzhiyun #include <linux/spi/spi.h>
23*4882a593Smuzhiyun #include <linux/spi/flash.h>
24*4882a593Smuzhiyun #include <linux/smc91x.h>
25*4882a593Smuzhiyun #include <linux/ata_platform.h>
26*4882a593Smuzhiyun #include <asm/mach-au1x00/au1000.h>
27*4882a593Smuzhiyun #include <asm/mach-au1x00/au1100_mmc.h>
28*4882a593Smuzhiyun #include <asm/mach-au1x00/au1xxx_dbdma.h>
29*4882a593Smuzhiyun #include <asm/mach-au1x00/au1xxx_psc.h>
30*4882a593Smuzhiyun #include <asm/mach-au1x00/au1200fb.h>
31*4882a593Smuzhiyun #include <asm/mach-au1x00/au1550_spi.h>
32*4882a593Smuzhiyun #include <asm/mach-db1x00/bcsr.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "platform.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define BCSR_INT_IDE 0x0001
37*4882a593Smuzhiyun #define BCSR_INT_ETH 0x0002
38*4882a593Smuzhiyun #define BCSR_INT_PC0 0x0004
39*4882a593Smuzhiyun #define BCSR_INT_PC0STSCHG 0x0008
40*4882a593Smuzhiyun #define BCSR_INT_PC1 0x0010
41*4882a593Smuzhiyun #define BCSR_INT_PC1STSCHG 0x0020
42*4882a593Smuzhiyun #define BCSR_INT_DC 0x0040
43*4882a593Smuzhiyun #define BCSR_INT_FLASHBUSY 0x0080
44*4882a593Smuzhiyun #define BCSR_INT_PC0INSERT 0x0100
45*4882a593Smuzhiyun #define BCSR_INT_PC0EJECT 0x0200
46*4882a593Smuzhiyun #define BCSR_INT_PC1INSERT 0x0400
47*4882a593Smuzhiyun #define BCSR_INT_PC1EJECT 0x0800
48*4882a593Smuzhiyun #define BCSR_INT_SD0INSERT 0x1000
49*4882a593Smuzhiyun #define BCSR_INT_SD0EJECT 0x2000
50*4882a593Smuzhiyun #define BCSR_INT_SD1INSERT 0x4000
51*4882a593Smuzhiyun #define BCSR_INT_SD1EJECT 0x8000
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define DB1200_IDE_PHYS_ADDR 0x18800000
54*4882a593Smuzhiyun #define DB1200_IDE_REG_SHIFT 5
55*4882a593Smuzhiyun #define DB1200_IDE_PHYS_LEN (16 << DB1200_IDE_REG_SHIFT)
56*4882a593Smuzhiyun #define DB1200_ETH_PHYS_ADDR 0x19000300
57*4882a593Smuzhiyun #define DB1200_NAND_PHYS_ADDR 0x20000000
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define PB1200_IDE_PHYS_ADDR 0x0C800000
60*4882a593Smuzhiyun #define PB1200_ETH_PHYS_ADDR 0x0D000300
61*4882a593Smuzhiyun #define PB1200_NAND_PHYS_ADDR 0x1C000000
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define DB1200_INT_BEGIN (AU1000_MAX_INTR + 1)
64*4882a593Smuzhiyun #define DB1200_IDE_INT (DB1200_INT_BEGIN + 0)
65*4882a593Smuzhiyun #define DB1200_ETH_INT (DB1200_INT_BEGIN + 1)
66*4882a593Smuzhiyun #define DB1200_PC0_INT (DB1200_INT_BEGIN + 2)
67*4882a593Smuzhiyun #define DB1200_PC0_STSCHG_INT (DB1200_INT_BEGIN + 3)
68*4882a593Smuzhiyun #define DB1200_PC1_INT (DB1200_INT_BEGIN + 4)
69*4882a593Smuzhiyun #define DB1200_PC1_STSCHG_INT (DB1200_INT_BEGIN + 5)
70*4882a593Smuzhiyun #define DB1200_DC_INT (DB1200_INT_BEGIN + 6)
71*4882a593Smuzhiyun #define DB1200_FLASHBUSY_INT (DB1200_INT_BEGIN + 7)
72*4882a593Smuzhiyun #define DB1200_PC0_INSERT_INT (DB1200_INT_BEGIN + 8)
73*4882a593Smuzhiyun #define DB1200_PC0_EJECT_INT (DB1200_INT_BEGIN + 9)
74*4882a593Smuzhiyun #define DB1200_PC1_INSERT_INT (DB1200_INT_BEGIN + 10)
75*4882a593Smuzhiyun #define DB1200_PC1_EJECT_INT (DB1200_INT_BEGIN + 11)
76*4882a593Smuzhiyun #define DB1200_SD0_INSERT_INT (DB1200_INT_BEGIN + 12)
77*4882a593Smuzhiyun #define DB1200_SD0_EJECT_INT (DB1200_INT_BEGIN + 13)
78*4882a593Smuzhiyun #define PB1200_SD1_INSERT_INT (DB1200_INT_BEGIN + 14)
79*4882a593Smuzhiyun #define PB1200_SD1_EJECT_INT (DB1200_INT_BEGIN + 15)
80*4882a593Smuzhiyun #define DB1200_INT_END (DB1200_INT_BEGIN + 15)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun const char *get_system_type(void);
83*4882a593Smuzhiyun
db1200_detect_board(void)84*4882a593Smuzhiyun static int __init db1200_detect_board(void)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun int bid;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* try the DB1200 first */
89*4882a593Smuzhiyun bcsr_init(DB1200_BCSR_PHYS_ADDR,
90*4882a593Smuzhiyun DB1200_BCSR_PHYS_ADDR + DB1200_BCSR_HEXLED_OFS);
91*4882a593Smuzhiyun if (BCSR_WHOAMI_DB1200 == BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
92*4882a593Smuzhiyun unsigned short t = bcsr_read(BCSR_HEXLEDS);
93*4882a593Smuzhiyun bcsr_write(BCSR_HEXLEDS, ~t);
94*4882a593Smuzhiyun if (bcsr_read(BCSR_HEXLEDS) != t) {
95*4882a593Smuzhiyun bcsr_write(BCSR_HEXLEDS, t);
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* okay, try the PB1200 then */
101*4882a593Smuzhiyun bcsr_init(PB1200_BCSR_PHYS_ADDR,
102*4882a593Smuzhiyun PB1200_BCSR_PHYS_ADDR + PB1200_BCSR_HEXLED_OFS);
103*4882a593Smuzhiyun bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
104*4882a593Smuzhiyun if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
105*4882a593Smuzhiyun (bid == BCSR_WHOAMI_PB1200_DDR2)) {
106*4882a593Smuzhiyun unsigned short t = bcsr_read(BCSR_HEXLEDS);
107*4882a593Smuzhiyun bcsr_write(BCSR_HEXLEDS, ~t);
108*4882a593Smuzhiyun if (bcsr_read(BCSR_HEXLEDS) != t) {
109*4882a593Smuzhiyun bcsr_write(BCSR_HEXLEDS, t);
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun return 1; /* it's neither */
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
db1200_board_setup(void)117*4882a593Smuzhiyun int __init db1200_board_setup(void)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun unsigned short whoami;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (db1200_detect_board())
122*4882a593Smuzhiyun return -ENODEV;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun whoami = bcsr_read(BCSR_WHOAMI);
125*4882a593Smuzhiyun switch (BCSR_WHOAMI_BOARD(whoami)) {
126*4882a593Smuzhiyun case BCSR_WHOAMI_PB1200_DDR1:
127*4882a593Smuzhiyun case BCSR_WHOAMI_PB1200_DDR2:
128*4882a593Smuzhiyun case BCSR_WHOAMI_DB1200:
129*4882a593Smuzhiyun break;
130*4882a593Smuzhiyun default:
131*4882a593Smuzhiyun return -ENODEV;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun printk(KERN_INFO "Alchemy/AMD/RMI %s Board, CPLD Rev %d"
135*4882a593Smuzhiyun " Board-ID %d Daughtercard ID %d\n", get_system_type(),
136*4882a593Smuzhiyun (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /******************************************************************************/
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static u64 au1200_all_dmamask = DMA_BIT_MASK(32);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static struct mtd_partition db1200_spiflash_parts[] = {
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun .name = "spi_flash",
148*4882a593Smuzhiyun .offset = 0,
149*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
150*4882a593Smuzhiyun },
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static struct flash_platform_data db1200_spiflash_data = {
154*4882a593Smuzhiyun .name = "s25fl001",
155*4882a593Smuzhiyun .parts = db1200_spiflash_parts,
156*4882a593Smuzhiyun .nr_parts = ARRAY_SIZE(db1200_spiflash_parts),
157*4882a593Smuzhiyun .type = "m25p10",
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static struct spi_board_info db1200_spi_devs[] __initdata = {
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun /* TI TMP121AIDBVR temp sensor */
163*4882a593Smuzhiyun .modalias = "tmp121",
164*4882a593Smuzhiyun .max_speed_hz = 2000000,
165*4882a593Smuzhiyun .bus_num = 0,
166*4882a593Smuzhiyun .chip_select = 0,
167*4882a593Smuzhiyun .mode = 0,
168*4882a593Smuzhiyun },
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun /* Spansion S25FL001D0FMA SPI flash */
171*4882a593Smuzhiyun .modalias = "m25p80",
172*4882a593Smuzhiyun .max_speed_hz = 50000000,
173*4882a593Smuzhiyun .bus_num = 0,
174*4882a593Smuzhiyun .chip_select = 1,
175*4882a593Smuzhiyun .mode = 0,
176*4882a593Smuzhiyun .platform_data = &db1200_spiflash_data,
177*4882a593Smuzhiyun },
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static struct i2c_board_info db1200_i2c_devs[] __initdata = {
181*4882a593Smuzhiyun { I2C_BOARD_INFO("24c04", 0x52), }, /* AT24C04-10 I2C eeprom */
182*4882a593Smuzhiyun { I2C_BOARD_INFO("ne1619", 0x2d), }, /* adm1025-compat hwmon */
183*4882a593Smuzhiyun { I2C_BOARD_INFO("wm8731", 0x1b), }, /* I2S audio codec WM8731 */
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /**********************************************************************/
187*4882a593Smuzhiyun
au1200_nand_cmd_ctrl(struct nand_chip * this,int cmd,unsigned int ctrl)188*4882a593Smuzhiyun static void au1200_nand_cmd_ctrl(struct nand_chip *this, int cmd,
189*4882a593Smuzhiyun unsigned int ctrl)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun unsigned long ioaddr = (unsigned long)this->legacy.IO_ADDR_W;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun ioaddr &= 0xffffff00;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (ctrl & NAND_CLE) {
196*4882a593Smuzhiyun ioaddr += MEM_STNAND_CMD;
197*4882a593Smuzhiyun } else if (ctrl & NAND_ALE) {
198*4882a593Smuzhiyun ioaddr += MEM_STNAND_ADDR;
199*4882a593Smuzhiyun } else {
200*4882a593Smuzhiyun /* assume we want to r/w real data by default */
201*4882a593Smuzhiyun ioaddr += MEM_STNAND_DATA;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun this->legacy.IO_ADDR_R = this->legacy.IO_ADDR_W = (void __iomem *)ioaddr;
204*4882a593Smuzhiyun if (cmd != NAND_CMD_NONE) {
205*4882a593Smuzhiyun __raw_writeb(cmd, this->legacy.IO_ADDR_W);
206*4882a593Smuzhiyun wmb();
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
au1200_nand_device_ready(struct nand_chip * this)210*4882a593Smuzhiyun static int au1200_nand_device_ready(struct nand_chip *this)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun return alchemy_rdsmem(AU1000_MEM_STSTAT) & 1;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static struct mtd_partition db1200_nand_parts[] = {
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun .name = "NAND FS 0",
218*4882a593Smuzhiyun .offset = 0,
219*4882a593Smuzhiyun .size = 8 * 1024 * 1024,
220*4882a593Smuzhiyun },
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun .name = "NAND FS 1",
223*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
224*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL
225*4882a593Smuzhiyun },
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun struct platform_nand_data db1200_nand_platdata = {
229*4882a593Smuzhiyun .chip = {
230*4882a593Smuzhiyun .nr_chips = 1,
231*4882a593Smuzhiyun .chip_offset = 0,
232*4882a593Smuzhiyun .nr_partitions = ARRAY_SIZE(db1200_nand_parts),
233*4882a593Smuzhiyun .partitions = db1200_nand_parts,
234*4882a593Smuzhiyun .chip_delay = 20,
235*4882a593Smuzhiyun },
236*4882a593Smuzhiyun .ctrl = {
237*4882a593Smuzhiyun .dev_ready = au1200_nand_device_ready,
238*4882a593Smuzhiyun .cmd_ctrl = au1200_nand_cmd_ctrl,
239*4882a593Smuzhiyun },
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static struct resource db1200_nand_res[] = {
243*4882a593Smuzhiyun [0] = {
244*4882a593Smuzhiyun .start = DB1200_NAND_PHYS_ADDR,
245*4882a593Smuzhiyun .end = DB1200_NAND_PHYS_ADDR + 0xff,
246*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
247*4882a593Smuzhiyun },
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static struct platform_device db1200_nand_dev = {
251*4882a593Smuzhiyun .name = "gen_nand",
252*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(db1200_nand_res),
253*4882a593Smuzhiyun .resource = db1200_nand_res,
254*4882a593Smuzhiyun .id = -1,
255*4882a593Smuzhiyun .dev = {
256*4882a593Smuzhiyun .platform_data = &db1200_nand_platdata,
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /**********************************************************************/
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static struct smc91x_platdata db1200_eth_data = {
263*4882a593Smuzhiyun .flags = SMC91X_NOWAIT | SMC91X_USE_16BIT,
264*4882a593Smuzhiyun .leda = RPC_LED_100_10,
265*4882a593Smuzhiyun .ledb = RPC_LED_TX_RX,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static struct resource db1200_eth_res[] = {
269*4882a593Smuzhiyun [0] = {
270*4882a593Smuzhiyun .start = DB1200_ETH_PHYS_ADDR,
271*4882a593Smuzhiyun .end = DB1200_ETH_PHYS_ADDR + 0xf,
272*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun [1] = {
275*4882a593Smuzhiyun .start = DB1200_ETH_INT,
276*4882a593Smuzhiyun .end = DB1200_ETH_INT,
277*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
278*4882a593Smuzhiyun },
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static struct platform_device db1200_eth_dev = {
282*4882a593Smuzhiyun .dev = {
283*4882a593Smuzhiyun .platform_data = &db1200_eth_data,
284*4882a593Smuzhiyun },
285*4882a593Smuzhiyun .name = "smc91x",
286*4882a593Smuzhiyun .id = -1,
287*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(db1200_eth_res),
288*4882a593Smuzhiyun .resource = db1200_eth_res,
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /**********************************************************************/
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static struct pata_platform_info db1200_ide_info = {
294*4882a593Smuzhiyun .ioport_shift = DB1200_IDE_REG_SHIFT,
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun #define IDE_ALT_START (14 << DB1200_IDE_REG_SHIFT)
298*4882a593Smuzhiyun static struct resource db1200_ide_res[] = {
299*4882a593Smuzhiyun [0] = {
300*4882a593Smuzhiyun .start = DB1200_IDE_PHYS_ADDR,
301*4882a593Smuzhiyun .end = DB1200_IDE_PHYS_ADDR + IDE_ALT_START - 1,
302*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
303*4882a593Smuzhiyun },
304*4882a593Smuzhiyun [1] = {
305*4882a593Smuzhiyun .start = DB1200_IDE_PHYS_ADDR + IDE_ALT_START,
306*4882a593Smuzhiyun .end = DB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1,
307*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
308*4882a593Smuzhiyun },
309*4882a593Smuzhiyun [2] = {
310*4882a593Smuzhiyun .start = DB1200_IDE_INT,
311*4882a593Smuzhiyun .end = DB1200_IDE_INT,
312*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
313*4882a593Smuzhiyun },
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static struct platform_device db1200_ide_dev = {
317*4882a593Smuzhiyun .name = "pata_platform",
318*4882a593Smuzhiyun .id = 0,
319*4882a593Smuzhiyun .dev = {
320*4882a593Smuzhiyun .dma_mask = &au1200_all_dmamask,
321*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
322*4882a593Smuzhiyun .platform_data = &db1200_ide_info,
323*4882a593Smuzhiyun },
324*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(db1200_ide_res),
325*4882a593Smuzhiyun .resource = db1200_ide_res,
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /**********************************************************************/
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* SD carddetects: they're supposed to be edge-triggered, but ack
331*4882a593Smuzhiyun * doesn't seem to work (CPLD Rev 2). Instead, the screaming one
332*4882a593Smuzhiyun * is disabled and its counterpart enabled. The 200ms timeout is
333*4882a593Smuzhiyun * because the carddetect usually triggers twice, after debounce.
334*4882a593Smuzhiyun */
db1200_mmc_cd(int irq,void * ptr)335*4882a593Smuzhiyun static irqreturn_t db1200_mmc_cd(int irq, void *ptr)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun disable_irq_nosync(irq);
338*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
db1200_mmc_cdfn(int irq,void * ptr)341*4882a593Smuzhiyun static irqreturn_t db1200_mmc_cdfn(int irq, void *ptr)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun void (*mmc_cd)(struct mmc_host *, unsigned long);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* link against CONFIG_MMC=m */
346*4882a593Smuzhiyun mmc_cd = symbol_get(mmc_detect_change);
347*4882a593Smuzhiyun if (mmc_cd) {
348*4882a593Smuzhiyun mmc_cd(ptr, msecs_to_jiffies(200));
349*4882a593Smuzhiyun symbol_put(mmc_detect_change);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun msleep(100); /* debounce */
353*4882a593Smuzhiyun if (irq == DB1200_SD0_INSERT_INT)
354*4882a593Smuzhiyun enable_irq(DB1200_SD0_EJECT_INT);
355*4882a593Smuzhiyun else
356*4882a593Smuzhiyun enable_irq(DB1200_SD0_INSERT_INT);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return IRQ_HANDLED;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
db1200_mmc_cd_setup(void * mmc_host,int en)361*4882a593Smuzhiyun static int db1200_mmc_cd_setup(void *mmc_host, int en)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun int ret;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (en) {
366*4882a593Smuzhiyun ret = request_threaded_irq(DB1200_SD0_INSERT_INT, db1200_mmc_cd,
367*4882a593Smuzhiyun db1200_mmc_cdfn, 0, "sd_insert", mmc_host);
368*4882a593Smuzhiyun if (ret)
369*4882a593Smuzhiyun goto out;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ret = request_threaded_irq(DB1200_SD0_EJECT_INT, db1200_mmc_cd,
372*4882a593Smuzhiyun db1200_mmc_cdfn, 0, "sd_eject", mmc_host);
373*4882a593Smuzhiyun if (ret) {
374*4882a593Smuzhiyun free_irq(DB1200_SD0_INSERT_INT, mmc_host);
375*4882a593Smuzhiyun goto out;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT)
379*4882a593Smuzhiyun enable_irq(DB1200_SD0_EJECT_INT);
380*4882a593Smuzhiyun else
381*4882a593Smuzhiyun enable_irq(DB1200_SD0_INSERT_INT);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun } else {
384*4882a593Smuzhiyun free_irq(DB1200_SD0_INSERT_INT, mmc_host);
385*4882a593Smuzhiyun free_irq(DB1200_SD0_EJECT_INT, mmc_host);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun ret = 0;
388*4882a593Smuzhiyun out:
389*4882a593Smuzhiyun return ret;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
db1200_mmc_set_power(void * mmc_host,int state)392*4882a593Smuzhiyun static void db1200_mmc_set_power(void *mmc_host, int state)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun if (state) {
395*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD0PWR);
396*4882a593Smuzhiyun msleep(400); /* stabilization time */
397*4882a593Smuzhiyun } else
398*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD0PWR, 0);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
db1200_mmc_card_readonly(void * mmc_host)401*4882a593Smuzhiyun static int db1200_mmc_card_readonly(void *mmc_host)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 1 : 0;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
db1200_mmc_card_inserted(void * mmc_host)406*4882a593Smuzhiyun static int db1200_mmc_card_inserted(void *mmc_host)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT) ? 1 : 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
db1200_mmcled_set(struct led_classdev * led,enum led_brightness brightness)411*4882a593Smuzhiyun static void db1200_mmcled_set(struct led_classdev *led,
412*4882a593Smuzhiyun enum led_brightness brightness)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun if (brightness != LED_OFF)
415*4882a593Smuzhiyun bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
416*4882a593Smuzhiyun else
417*4882a593Smuzhiyun bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun static struct led_classdev db1200_mmc_led = {
421*4882a593Smuzhiyun .brightness_set = db1200_mmcled_set,
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* -- */
425*4882a593Smuzhiyun
pb1200_mmc1_cd(int irq,void * ptr)426*4882a593Smuzhiyun static irqreturn_t pb1200_mmc1_cd(int irq, void *ptr)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun disable_irq_nosync(irq);
429*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
pb1200_mmc1_cdfn(int irq,void * ptr)432*4882a593Smuzhiyun static irqreturn_t pb1200_mmc1_cdfn(int irq, void *ptr)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun void (*mmc_cd)(struct mmc_host *, unsigned long);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* link against CONFIG_MMC=m */
437*4882a593Smuzhiyun mmc_cd = symbol_get(mmc_detect_change);
438*4882a593Smuzhiyun if (mmc_cd) {
439*4882a593Smuzhiyun mmc_cd(ptr, msecs_to_jiffies(200));
440*4882a593Smuzhiyun symbol_put(mmc_detect_change);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun msleep(100); /* debounce */
444*4882a593Smuzhiyun if (irq == PB1200_SD1_INSERT_INT)
445*4882a593Smuzhiyun enable_irq(PB1200_SD1_EJECT_INT);
446*4882a593Smuzhiyun else
447*4882a593Smuzhiyun enable_irq(PB1200_SD1_INSERT_INT);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return IRQ_HANDLED;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
pb1200_mmc1_cd_setup(void * mmc_host,int en)452*4882a593Smuzhiyun static int pb1200_mmc1_cd_setup(void *mmc_host, int en)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun int ret;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if (en) {
457*4882a593Smuzhiyun ret = request_threaded_irq(PB1200_SD1_INSERT_INT, pb1200_mmc1_cd,
458*4882a593Smuzhiyun pb1200_mmc1_cdfn, 0, "sd1_insert", mmc_host);
459*4882a593Smuzhiyun if (ret)
460*4882a593Smuzhiyun goto out;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun ret = request_threaded_irq(PB1200_SD1_EJECT_INT, pb1200_mmc1_cd,
463*4882a593Smuzhiyun pb1200_mmc1_cdfn, 0, "sd1_eject", mmc_host);
464*4882a593Smuzhiyun if (ret) {
465*4882a593Smuzhiyun free_irq(PB1200_SD1_INSERT_INT, mmc_host);
466*4882a593Smuzhiyun goto out;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT)
470*4882a593Smuzhiyun enable_irq(PB1200_SD1_EJECT_INT);
471*4882a593Smuzhiyun else
472*4882a593Smuzhiyun enable_irq(PB1200_SD1_INSERT_INT);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun } else {
475*4882a593Smuzhiyun free_irq(PB1200_SD1_INSERT_INT, mmc_host);
476*4882a593Smuzhiyun free_irq(PB1200_SD1_EJECT_INT, mmc_host);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun ret = 0;
479*4882a593Smuzhiyun out:
480*4882a593Smuzhiyun return ret;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
pb1200_mmc1led_set(struct led_classdev * led,enum led_brightness brightness)483*4882a593Smuzhiyun static void pb1200_mmc1led_set(struct led_classdev *led,
484*4882a593Smuzhiyun enum led_brightness brightness)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun if (brightness != LED_OFF)
487*4882a593Smuzhiyun bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED1, 0);
488*4882a593Smuzhiyun else
489*4882a593Smuzhiyun bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED1);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun static struct led_classdev pb1200_mmc1_led = {
493*4882a593Smuzhiyun .brightness_set = pb1200_mmc1led_set,
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun
pb1200_mmc1_set_power(void * mmc_host,int state)496*4882a593Smuzhiyun static void pb1200_mmc1_set_power(void *mmc_host, int state)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun if (state) {
499*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD1PWR);
500*4882a593Smuzhiyun msleep(400); /* stabilization time */
501*4882a593Smuzhiyun } else
502*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD1PWR, 0);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
pb1200_mmc1_card_readonly(void * mmc_host)505*4882a593Smuzhiyun static int pb1200_mmc1_card_readonly(void *mmc_host)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD1WP) ? 1 : 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
pb1200_mmc1_card_inserted(void * mmc_host)510*4882a593Smuzhiyun static int pb1200_mmc1_card_inserted(void *mmc_host)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT) ? 1 : 0;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun static struct au1xmmc_platform_data db1200_mmc_platdata[2] = {
517*4882a593Smuzhiyun [0] = {
518*4882a593Smuzhiyun .cd_setup = db1200_mmc_cd_setup,
519*4882a593Smuzhiyun .set_power = db1200_mmc_set_power,
520*4882a593Smuzhiyun .card_inserted = db1200_mmc_card_inserted,
521*4882a593Smuzhiyun .card_readonly = db1200_mmc_card_readonly,
522*4882a593Smuzhiyun .led = &db1200_mmc_led,
523*4882a593Smuzhiyun },
524*4882a593Smuzhiyun [1] = {
525*4882a593Smuzhiyun .cd_setup = pb1200_mmc1_cd_setup,
526*4882a593Smuzhiyun .set_power = pb1200_mmc1_set_power,
527*4882a593Smuzhiyun .card_inserted = pb1200_mmc1_card_inserted,
528*4882a593Smuzhiyun .card_readonly = pb1200_mmc1_card_readonly,
529*4882a593Smuzhiyun .led = &pb1200_mmc1_led,
530*4882a593Smuzhiyun },
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun static struct resource au1200_mmc0_resources[] = {
534*4882a593Smuzhiyun [0] = {
535*4882a593Smuzhiyun .start = AU1100_SD0_PHYS_ADDR,
536*4882a593Smuzhiyun .end = AU1100_SD0_PHYS_ADDR + 0xfff,
537*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
538*4882a593Smuzhiyun },
539*4882a593Smuzhiyun [1] = {
540*4882a593Smuzhiyun .start = AU1200_SD_INT,
541*4882a593Smuzhiyun .end = AU1200_SD_INT,
542*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
543*4882a593Smuzhiyun },
544*4882a593Smuzhiyun [2] = {
545*4882a593Smuzhiyun .start = AU1200_DSCR_CMD0_SDMS_TX0,
546*4882a593Smuzhiyun .end = AU1200_DSCR_CMD0_SDMS_TX0,
547*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
548*4882a593Smuzhiyun },
549*4882a593Smuzhiyun [3] = {
550*4882a593Smuzhiyun .start = AU1200_DSCR_CMD0_SDMS_RX0,
551*4882a593Smuzhiyun .end = AU1200_DSCR_CMD0_SDMS_RX0,
552*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun static struct platform_device db1200_mmc0_dev = {
557*4882a593Smuzhiyun .name = "au1xxx-mmc",
558*4882a593Smuzhiyun .id = 0,
559*4882a593Smuzhiyun .dev = {
560*4882a593Smuzhiyun .dma_mask = &au1200_all_dmamask,
561*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
562*4882a593Smuzhiyun .platform_data = &db1200_mmc_platdata[0],
563*4882a593Smuzhiyun },
564*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1200_mmc0_resources),
565*4882a593Smuzhiyun .resource = au1200_mmc0_resources,
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun static struct resource au1200_mmc1_res[] = {
569*4882a593Smuzhiyun [0] = {
570*4882a593Smuzhiyun .start = AU1100_SD1_PHYS_ADDR,
571*4882a593Smuzhiyun .end = AU1100_SD1_PHYS_ADDR + 0xfff,
572*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
573*4882a593Smuzhiyun },
574*4882a593Smuzhiyun [1] = {
575*4882a593Smuzhiyun .start = AU1200_SD_INT,
576*4882a593Smuzhiyun .end = AU1200_SD_INT,
577*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
578*4882a593Smuzhiyun },
579*4882a593Smuzhiyun [2] = {
580*4882a593Smuzhiyun .start = AU1200_DSCR_CMD0_SDMS_TX1,
581*4882a593Smuzhiyun .end = AU1200_DSCR_CMD0_SDMS_TX1,
582*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
583*4882a593Smuzhiyun },
584*4882a593Smuzhiyun [3] = {
585*4882a593Smuzhiyun .start = AU1200_DSCR_CMD0_SDMS_RX1,
586*4882a593Smuzhiyun .end = AU1200_DSCR_CMD0_SDMS_RX1,
587*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun static struct platform_device pb1200_mmc1_dev = {
592*4882a593Smuzhiyun .name = "au1xxx-mmc",
593*4882a593Smuzhiyun .id = 1,
594*4882a593Smuzhiyun .dev = {
595*4882a593Smuzhiyun .dma_mask = &au1200_all_dmamask,
596*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
597*4882a593Smuzhiyun .platform_data = &db1200_mmc_platdata[1],
598*4882a593Smuzhiyun },
599*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1200_mmc1_res),
600*4882a593Smuzhiyun .resource = au1200_mmc1_res,
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /**********************************************************************/
604*4882a593Smuzhiyun
db1200fb_panel_index(void)605*4882a593Smuzhiyun static int db1200fb_panel_index(void)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun return (bcsr_read(BCSR_SWITCHES) >> 8) & 0x0f;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
db1200fb_panel_init(void)610*4882a593Smuzhiyun static int db1200fb_panel_init(void)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun /* Apply power */
613*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
614*4882a593Smuzhiyun BCSR_BOARD_LCDBL);
615*4882a593Smuzhiyun return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
db1200fb_panel_shutdown(void)618*4882a593Smuzhiyun static int db1200fb_panel_shutdown(void)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun /* Remove power */
621*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
622*4882a593Smuzhiyun BCSR_BOARD_LCDBL, 0);
623*4882a593Smuzhiyun return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun static struct au1200fb_platdata db1200fb_pd = {
627*4882a593Smuzhiyun .panel_index = db1200fb_panel_index,
628*4882a593Smuzhiyun .panel_init = db1200fb_panel_init,
629*4882a593Smuzhiyun .panel_shutdown = db1200fb_panel_shutdown,
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun static struct resource au1200_lcd_res[] = {
633*4882a593Smuzhiyun [0] = {
634*4882a593Smuzhiyun .start = AU1200_LCD_PHYS_ADDR,
635*4882a593Smuzhiyun .end = AU1200_LCD_PHYS_ADDR + 0x800 - 1,
636*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
637*4882a593Smuzhiyun },
638*4882a593Smuzhiyun [1] = {
639*4882a593Smuzhiyun .start = AU1200_LCD_INT,
640*4882a593Smuzhiyun .end = AU1200_LCD_INT,
641*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun static struct platform_device au1200_lcd_dev = {
646*4882a593Smuzhiyun .name = "au1200-lcd",
647*4882a593Smuzhiyun .id = 0,
648*4882a593Smuzhiyun .dev = {
649*4882a593Smuzhiyun .dma_mask = &au1200_all_dmamask,
650*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
651*4882a593Smuzhiyun .platform_data = &db1200fb_pd,
652*4882a593Smuzhiyun },
653*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1200_lcd_res),
654*4882a593Smuzhiyun .resource = au1200_lcd_res,
655*4882a593Smuzhiyun };
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /**********************************************************************/
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static struct resource au1200_psc0_res[] = {
660*4882a593Smuzhiyun [0] = {
661*4882a593Smuzhiyun .start = AU1550_PSC0_PHYS_ADDR,
662*4882a593Smuzhiyun .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
663*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
664*4882a593Smuzhiyun },
665*4882a593Smuzhiyun [1] = {
666*4882a593Smuzhiyun .start = AU1200_PSC0_INT,
667*4882a593Smuzhiyun .end = AU1200_PSC0_INT,
668*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
669*4882a593Smuzhiyun },
670*4882a593Smuzhiyun [2] = {
671*4882a593Smuzhiyun .start = AU1200_DSCR_CMD0_PSC0_TX,
672*4882a593Smuzhiyun .end = AU1200_DSCR_CMD0_PSC0_TX,
673*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
674*4882a593Smuzhiyun },
675*4882a593Smuzhiyun [3] = {
676*4882a593Smuzhiyun .start = AU1200_DSCR_CMD0_PSC0_RX,
677*4882a593Smuzhiyun .end = AU1200_DSCR_CMD0_PSC0_RX,
678*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
679*4882a593Smuzhiyun },
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun static struct platform_device db1200_i2c_dev = {
683*4882a593Smuzhiyun .name = "au1xpsc_smbus",
684*4882a593Smuzhiyun .id = 0, /* bus number */
685*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1200_psc0_res),
686*4882a593Smuzhiyun .resource = au1200_psc0_res,
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun
db1200_spi_cs_en(struct au1550_spi_info * spi,int cs,int pol)689*4882a593Smuzhiyun static void db1200_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun if (cs)
692*4882a593Smuzhiyun bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_SPISEL);
693*4882a593Smuzhiyun else
694*4882a593Smuzhiyun bcsr_mod(BCSR_RESETS, BCSR_RESETS_SPISEL, 0);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun static struct au1550_spi_info db1200_spi_platdata = {
698*4882a593Smuzhiyun .mainclk_hz = 50000000, /* PSC0 clock */
699*4882a593Smuzhiyun .num_chipselect = 2,
700*4882a593Smuzhiyun .activate_cs = db1200_spi_cs_en,
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun static struct platform_device db1200_spi_dev = {
704*4882a593Smuzhiyun .dev = {
705*4882a593Smuzhiyun .dma_mask = &au1200_all_dmamask,
706*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
707*4882a593Smuzhiyun .platform_data = &db1200_spi_platdata,
708*4882a593Smuzhiyun },
709*4882a593Smuzhiyun .name = "au1550-spi",
710*4882a593Smuzhiyun .id = 0, /* bus number */
711*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1200_psc0_res),
712*4882a593Smuzhiyun .resource = au1200_psc0_res,
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun static struct resource au1200_psc1_res[] = {
716*4882a593Smuzhiyun [0] = {
717*4882a593Smuzhiyun .start = AU1550_PSC1_PHYS_ADDR,
718*4882a593Smuzhiyun .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
719*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
720*4882a593Smuzhiyun },
721*4882a593Smuzhiyun [1] = {
722*4882a593Smuzhiyun .start = AU1200_PSC1_INT,
723*4882a593Smuzhiyun .end = AU1200_PSC1_INT,
724*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
725*4882a593Smuzhiyun },
726*4882a593Smuzhiyun [2] = {
727*4882a593Smuzhiyun .start = AU1200_DSCR_CMD0_PSC1_TX,
728*4882a593Smuzhiyun .end = AU1200_DSCR_CMD0_PSC1_TX,
729*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
730*4882a593Smuzhiyun },
731*4882a593Smuzhiyun [3] = {
732*4882a593Smuzhiyun .start = AU1200_DSCR_CMD0_PSC1_RX,
733*4882a593Smuzhiyun .end = AU1200_DSCR_CMD0_PSC1_RX,
734*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
735*4882a593Smuzhiyun },
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* AC97 or I2S device */
739*4882a593Smuzhiyun static struct platform_device db1200_audio_dev = {
740*4882a593Smuzhiyun /* name assigned later based on switch setting */
741*4882a593Smuzhiyun .id = 1, /* PSC ID */
742*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1200_psc1_res),
743*4882a593Smuzhiyun .resource = au1200_psc1_res,
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* DB1200 ASoC card device */
747*4882a593Smuzhiyun static struct platform_device db1200_sound_dev = {
748*4882a593Smuzhiyun /* name assigned later based on switch setting */
749*4882a593Smuzhiyun .id = 1, /* PSC ID */
750*4882a593Smuzhiyun .dev = {
751*4882a593Smuzhiyun .dma_mask = &au1200_all_dmamask,
752*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
753*4882a593Smuzhiyun },
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun static struct platform_device db1200_stac_dev = {
757*4882a593Smuzhiyun .name = "ac97-codec",
758*4882a593Smuzhiyun .id = 1, /* on PSC1 */
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun static struct platform_device db1200_audiodma_dev = {
762*4882a593Smuzhiyun .name = "au1xpsc-pcm",
763*4882a593Smuzhiyun .id = 1, /* PSC ID */
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun static struct platform_device *db1200_devs[] __initdata = {
767*4882a593Smuzhiyun NULL, /* PSC0, selected by S6.8 */
768*4882a593Smuzhiyun &db1200_ide_dev,
769*4882a593Smuzhiyun &db1200_mmc0_dev,
770*4882a593Smuzhiyun &au1200_lcd_dev,
771*4882a593Smuzhiyun &db1200_eth_dev,
772*4882a593Smuzhiyun &db1200_nand_dev,
773*4882a593Smuzhiyun &db1200_audiodma_dev,
774*4882a593Smuzhiyun &db1200_audio_dev,
775*4882a593Smuzhiyun &db1200_stac_dev,
776*4882a593Smuzhiyun &db1200_sound_dev,
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun static struct platform_device *pb1200_devs[] __initdata = {
780*4882a593Smuzhiyun &pb1200_mmc1_dev,
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* Some peripheral base addresses differ on the PB1200 */
pb1200_res_fixup(void)784*4882a593Smuzhiyun static int __init pb1200_res_fixup(void)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun /* CPLD Revs earlier than 4 cause problems */
787*4882a593Smuzhiyun if (BCSR_WHOAMI_CPLD(bcsr_read(BCSR_WHOAMI)) <= 3) {
788*4882a593Smuzhiyun printk(KERN_ERR "WARNING!!!\n");
789*4882a593Smuzhiyun printk(KERN_ERR "WARNING!!!\n");
790*4882a593Smuzhiyun printk(KERN_ERR "PB1200 must be at CPLD rev 4. Please have\n");
791*4882a593Smuzhiyun printk(KERN_ERR "the board updated to latest revisions.\n");
792*4882a593Smuzhiyun printk(KERN_ERR "This software will not work reliably\n");
793*4882a593Smuzhiyun printk(KERN_ERR "on anything older than CPLD rev 4.!\n");
794*4882a593Smuzhiyun printk(KERN_ERR "WARNING!!!\n");
795*4882a593Smuzhiyun printk(KERN_ERR "WARNING!!!\n");
796*4882a593Smuzhiyun return 1;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun db1200_nand_res[0].start = PB1200_NAND_PHYS_ADDR;
800*4882a593Smuzhiyun db1200_nand_res[0].end = PB1200_NAND_PHYS_ADDR + 0xff;
801*4882a593Smuzhiyun db1200_ide_res[0].start = PB1200_IDE_PHYS_ADDR;
802*4882a593Smuzhiyun db1200_ide_res[0].end = PB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1;
803*4882a593Smuzhiyun db1200_eth_res[0].start = PB1200_ETH_PHYS_ADDR;
804*4882a593Smuzhiyun db1200_eth_res[0].end = PB1200_ETH_PHYS_ADDR + 0xff;
805*4882a593Smuzhiyun return 0;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
db1200_dev_setup(void)808*4882a593Smuzhiyun int __init db1200_dev_setup(void)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun unsigned long pfc;
811*4882a593Smuzhiyun unsigned short sw;
812*4882a593Smuzhiyun int swapped, bid;
813*4882a593Smuzhiyun struct clk *c;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
816*4882a593Smuzhiyun if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
817*4882a593Smuzhiyun (bid == BCSR_WHOAMI_PB1200_DDR2)) {
818*4882a593Smuzhiyun if (pb1200_res_fixup())
819*4882a593Smuzhiyun return -ENODEV;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /* GPIO7 is low-level triggered CPLD cascade */
823*4882a593Smuzhiyun irq_set_irq_type(AU1200_GPIO7_INT, IRQ_TYPE_LEVEL_LOW);
824*4882a593Smuzhiyun bcsr_init_irq(DB1200_INT_BEGIN, DB1200_INT_END, AU1200_GPIO7_INT);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* SMBus/SPI on PSC0, Audio on PSC1 */
827*4882a593Smuzhiyun pfc = alchemy_rdsys(AU1000_SYS_PINFUNC);
828*4882a593Smuzhiyun pfc &= ~(SYS_PINFUNC_P0A | SYS_PINFUNC_P0B);
829*4882a593Smuzhiyun pfc &= ~(SYS_PINFUNC_P1A | SYS_PINFUNC_P1B | SYS_PINFUNC_FS3);
830*4882a593Smuzhiyun pfc |= SYS_PINFUNC_P1C; /* SPI is configured later */
831*4882a593Smuzhiyun alchemy_wrsys(pfc, AU1000_SYS_PINFUNC);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* get 50MHz for I2C driver on PSC0 */
834*4882a593Smuzhiyun c = clk_get(NULL, "psc0_intclk");
835*4882a593Smuzhiyun if (!IS_ERR(c)) {
836*4882a593Smuzhiyun pfc = clk_round_rate(c, 50000000);
837*4882a593Smuzhiyun if ((pfc < 1) || (abs(50000000 - pfc) > 2500000))
838*4882a593Smuzhiyun pr_warn("DB1200: cant get I2C close to 50MHz\n");
839*4882a593Smuzhiyun else
840*4882a593Smuzhiyun clk_set_rate(c, pfc);
841*4882a593Smuzhiyun clk_prepare_enable(c);
842*4882a593Smuzhiyun clk_put(c);
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* insert/eject pairs: one of both is always screaming. To avoid
846*4882a593Smuzhiyun * issues they must not be automatically enabled when initially
847*4882a593Smuzhiyun * requested.
848*4882a593Smuzhiyun */
849*4882a593Smuzhiyun irq_set_status_flags(DB1200_SD0_INSERT_INT, IRQ_NOAUTOEN);
850*4882a593Smuzhiyun irq_set_status_flags(DB1200_SD0_EJECT_INT, IRQ_NOAUTOEN);
851*4882a593Smuzhiyun irq_set_status_flags(DB1200_PC0_INSERT_INT, IRQ_NOAUTOEN);
852*4882a593Smuzhiyun irq_set_status_flags(DB1200_PC0_EJECT_INT, IRQ_NOAUTOEN);
853*4882a593Smuzhiyun irq_set_status_flags(DB1200_PC1_INSERT_INT, IRQ_NOAUTOEN);
854*4882a593Smuzhiyun irq_set_status_flags(DB1200_PC1_EJECT_INT, IRQ_NOAUTOEN);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun i2c_register_board_info(0, db1200_i2c_devs,
857*4882a593Smuzhiyun ARRAY_SIZE(db1200_i2c_devs));
858*4882a593Smuzhiyun spi_register_board_info(db1200_spi_devs,
859*4882a593Smuzhiyun ARRAY_SIZE(db1200_i2c_devs));
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* SWITCHES: S6.8 I2C/SPI selector (OFF=I2C ON=SPI)
862*4882a593Smuzhiyun * S6.7 AC97/I2S selector (OFF=AC97 ON=I2S)
863*4882a593Smuzhiyun * or S12 on the PB1200.
864*4882a593Smuzhiyun */
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /* NOTE: GPIO215 controls OTG VBUS supply. In SPI mode however
867*4882a593Smuzhiyun * this pin is claimed by PSC0 (unused though, but pinmux doesn't
868*4882a593Smuzhiyun * allow to free it without crippling the SPI interface).
869*4882a593Smuzhiyun * As a result, in SPI mode, OTG simply won't work (PSC0 uses
870*4882a593Smuzhiyun * it as an input pin which is pulled high on the boards).
871*4882a593Smuzhiyun */
872*4882a593Smuzhiyun pfc = alchemy_rdsys(AU1000_SYS_PINFUNC) & ~SYS_PINFUNC_P0A;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* switch off OTG VBUS supply */
875*4882a593Smuzhiyun gpio_request(215, "otg-vbus");
876*4882a593Smuzhiyun gpio_direction_output(215, 1);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun printk(KERN_INFO "%s device configuration:\n", get_system_type());
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun sw = bcsr_read(BCSR_SWITCHES);
881*4882a593Smuzhiyun if (sw & BCSR_SWITCHES_DIP_8) {
882*4882a593Smuzhiyun db1200_devs[0] = &db1200_i2c_dev;
883*4882a593Smuzhiyun bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC0MUX, 0);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun pfc |= (2 << 17); /* GPIO2 block owns GPIO215 */
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun printk(KERN_INFO " S6.8 OFF: PSC0 mode I2C\n");
888*4882a593Smuzhiyun printk(KERN_INFO " OTG port VBUS supply available!\n");
889*4882a593Smuzhiyun } else {
890*4882a593Smuzhiyun db1200_devs[0] = &db1200_spi_dev;
891*4882a593Smuzhiyun bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC0MUX);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun pfc |= (1 << 17); /* PSC0 owns GPIO215 */
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun printk(KERN_INFO " S6.8 ON : PSC0 mode SPI\n");
896*4882a593Smuzhiyun printk(KERN_INFO " OTG port VBUS supply disabled\n");
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun alchemy_wrsys(pfc, AU1000_SYS_PINFUNC);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun /* Audio: DIP7 selects I2S(0)/AC97(1), but need I2C for I2S!
901*4882a593Smuzhiyun * so: DIP7=1 || DIP8=0 => AC97, DIP7=0 && DIP8=1 => I2S
902*4882a593Smuzhiyun */
903*4882a593Smuzhiyun sw &= BCSR_SWITCHES_DIP_8 | BCSR_SWITCHES_DIP_7;
904*4882a593Smuzhiyun if (sw == BCSR_SWITCHES_DIP_8) {
905*4882a593Smuzhiyun bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC1MUX);
906*4882a593Smuzhiyun db1200_audio_dev.name = "au1xpsc_i2s";
907*4882a593Smuzhiyun db1200_sound_dev.name = "db1200-i2s";
908*4882a593Smuzhiyun printk(KERN_INFO " S6.7 ON : PSC1 mode I2S\n");
909*4882a593Smuzhiyun } else {
910*4882a593Smuzhiyun bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC1MUX, 0);
911*4882a593Smuzhiyun db1200_audio_dev.name = "au1xpsc_ac97";
912*4882a593Smuzhiyun db1200_sound_dev.name = "db1200-ac97";
913*4882a593Smuzhiyun printk(KERN_INFO " S6.7 OFF: PSC1 mode AC97\n");
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun /* Audio PSC clock is supplied externally. (FIXME: platdata!!) */
917*4882a593Smuzhiyun __raw_writel(PSC_SEL_CLK_SERCLK,
918*4882a593Smuzhiyun (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
919*4882a593Smuzhiyun wmb();
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun db1x_register_pcmcia_socket(
922*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR,
923*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
924*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR,
925*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
926*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR,
927*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
928*4882a593Smuzhiyun DB1200_PC0_INT, DB1200_PC0_INSERT_INT,
929*4882a593Smuzhiyun /*DB1200_PC0_STSCHG_INT*/0, DB1200_PC0_EJECT_INT, 0);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun db1x_register_pcmcia_socket(
932*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
933*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
934*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
935*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
936*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
937*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
938*4882a593Smuzhiyun DB1200_PC1_INT, DB1200_PC1_INSERT_INT,
939*4882a593Smuzhiyun /*DB1200_PC1_STSCHG_INT*/0, DB1200_PC1_EJECT_INT, 1);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun swapped = bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1200_SWAPBOOT;
942*4882a593Smuzhiyun db1x_register_norflash(64 << 20, 2, swapped);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun platform_add_devices(db1200_devs, ARRAY_SIZE(db1200_devs));
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* PB1200 is a DB1200 with a 2nd MMC and Camera connector */
947*4882a593Smuzhiyun if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
948*4882a593Smuzhiyun (bid == BCSR_WHOAMI_PB1200_DDR2))
949*4882a593Smuzhiyun platform_add_devices(pb1200_devs, ARRAY_SIZE(pb1200_devs));
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun return 0;
952*4882a593Smuzhiyun }
953