1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * DBAu1000/1500/1100 PBAu1100/1500 board support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2000, 2008 MontaVista Software Inc.
6*4882a593Smuzhiyun * Author: MontaVista Software, Inc. <source@mvista.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/gpio.h>
12*4882a593Smuzhiyun #include <linux/gpio/machine.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/leds.h>
16*4882a593Smuzhiyun #include <linux/mmc/host.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/pm.h>
20*4882a593Smuzhiyun #include <linux/spi/spi.h>
21*4882a593Smuzhiyun #include <linux/spi/spi_gpio.h>
22*4882a593Smuzhiyun #include <linux/spi/ads7846.h>
23*4882a593Smuzhiyun #include <asm/mach-au1x00/au1000.h>
24*4882a593Smuzhiyun #include <asm/mach-au1x00/gpio-au1000.h>
25*4882a593Smuzhiyun #include <asm/mach-au1x00/au1000_dma.h>
26*4882a593Smuzhiyun #include <asm/mach-au1x00/au1100_mmc.h>
27*4882a593Smuzhiyun #include <asm/mach-db1x00/bcsr.h>
28*4882a593Smuzhiyun #include <asm/reboot.h>
29*4882a593Smuzhiyun #include <prom.h>
30*4882a593Smuzhiyun #include "platform.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define F_SWAPPED (bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1000_SWAPBOOT)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun const char *get_system_type(void);
35*4882a593Smuzhiyun
db1000_board_setup(void)36*4882a593Smuzhiyun int __init db1000_board_setup(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun /* initialize board register space */
39*4882a593Smuzhiyun bcsr_init(DB1000_BCSR_PHYS_ADDR,
40*4882a593Smuzhiyun DB1000_BCSR_PHYS_ADDR + DB1000_BCSR_HEXLED_OFS);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun switch (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
43*4882a593Smuzhiyun case BCSR_WHOAMI_DB1000:
44*4882a593Smuzhiyun case BCSR_WHOAMI_DB1500:
45*4882a593Smuzhiyun case BCSR_WHOAMI_DB1100:
46*4882a593Smuzhiyun case BCSR_WHOAMI_PB1500:
47*4882a593Smuzhiyun case BCSR_WHOAMI_PB1500R2:
48*4882a593Smuzhiyun case BCSR_WHOAMI_PB1100:
49*4882a593Smuzhiyun pr_info("AMD Alchemy %s Board\n", get_system_type());
50*4882a593Smuzhiyun return 0;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun return -ENODEV;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
db1500_map_pci_irq(const struct pci_dev * d,u8 slot,u8 pin)55*4882a593Smuzhiyun static int db1500_map_pci_irq(const struct pci_dev *d, u8 slot, u8 pin)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun if ((slot < 12) || (slot > 13) || pin == 0)
58*4882a593Smuzhiyun return -1;
59*4882a593Smuzhiyun if (slot == 12)
60*4882a593Smuzhiyun return (pin == 1) ? AU1500_PCI_INTA : 0xff;
61*4882a593Smuzhiyun if (slot == 13) {
62*4882a593Smuzhiyun switch (pin) {
63*4882a593Smuzhiyun case 1: return AU1500_PCI_INTA;
64*4882a593Smuzhiyun case 2: return AU1500_PCI_INTB;
65*4882a593Smuzhiyun case 3: return AU1500_PCI_INTC;
66*4882a593Smuzhiyun case 4: return AU1500_PCI_INTD;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun return -1;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static u64 au1xxx_all_dmamask = DMA_BIT_MASK(32);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static struct resource alchemy_pci_host_res[] = {
75*4882a593Smuzhiyun [0] = {
76*4882a593Smuzhiyun .start = AU1500_PCI_PHYS_ADDR,
77*4882a593Smuzhiyun .end = AU1500_PCI_PHYS_ADDR + 0xfff,
78*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
79*4882a593Smuzhiyun },
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static struct alchemy_pci_platdata db1500_pci_pd = {
83*4882a593Smuzhiyun .board_map_irq = db1500_map_pci_irq,
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static struct platform_device db1500_pci_host_dev = {
87*4882a593Smuzhiyun .dev.platform_data = &db1500_pci_pd,
88*4882a593Smuzhiyun .name = "alchemy-pci",
89*4882a593Smuzhiyun .id = 0,
90*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(alchemy_pci_host_res),
91*4882a593Smuzhiyun .resource = alchemy_pci_host_res,
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
db1500_pci_setup(void)94*4882a593Smuzhiyun int __init db1500_pci_setup(void)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun return platform_device_register(&db1500_pci_host_dev);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static struct resource au1100_lcd_resources[] = {
100*4882a593Smuzhiyun [0] = {
101*4882a593Smuzhiyun .start = AU1100_LCD_PHYS_ADDR,
102*4882a593Smuzhiyun .end = AU1100_LCD_PHYS_ADDR + 0x800 - 1,
103*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
104*4882a593Smuzhiyun },
105*4882a593Smuzhiyun [1] = {
106*4882a593Smuzhiyun .start = AU1100_LCD_INT,
107*4882a593Smuzhiyun .end = AU1100_LCD_INT,
108*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static struct platform_device au1100_lcd_device = {
113*4882a593Smuzhiyun .name = "au1100-lcd",
114*4882a593Smuzhiyun .id = 0,
115*4882a593Smuzhiyun .dev = {
116*4882a593Smuzhiyun .dma_mask = &au1xxx_all_dmamask,
117*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
118*4882a593Smuzhiyun },
119*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1100_lcd_resources),
120*4882a593Smuzhiyun .resource = au1100_lcd_resources,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static struct resource alchemy_ac97c_res[] = {
124*4882a593Smuzhiyun [0] = {
125*4882a593Smuzhiyun .start = AU1000_AC97_PHYS_ADDR,
126*4882a593Smuzhiyun .end = AU1000_AC97_PHYS_ADDR + 0xfff,
127*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
128*4882a593Smuzhiyun },
129*4882a593Smuzhiyun [1] = {
130*4882a593Smuzhiyun .start = DMA_ID_AC97C_TX,
131*4882a593Smuzhiyun .end = DMA_ID_AC97C_TX,
132*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
133*4882a593Smuzhiyun },
134*4882a593Smuzhiyun [2] = {
135*4882a593Smuzhiyun .start = DMA_ID_AC97C_RX,
136*4882a593Smuzhiyun .end = DMA_ID_AC97C_RX,
137*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
138*4882a593Smuzhiyun },
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static struct platform_device alchemy_ac97c_dev = {
142*4882a593Smuzhiyun .name = "alchemy-ac97c",
143*4882a593Smuzhiyun .id = -1,
144*4882a593Smuzhiyun .resource = alchemy_ac97c_res,
145*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(alchemy_ac97c_res),
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun static struct platform_device alchemy_ac97c_dma_dev = {
149*4882a593Smuzhiyun .name = "alchemy-pcm-dma",
150*4882a593Smuzhiyun .id = 0,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static struct platform_device db1x00_codec_dev = {
154*4882a593Smuzhiyun .name = "ac97-codec",
155*4882a593Smuzhiyun .id = -1,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static struct platform_device db1x00_audio_dev = {
159*4882a593Smuzhiyun .name = "db1000-audio",
160*4882a593Smuzhiyun .dev = {
161*4882a593Smuzhiyun .dma_mask = &au1xxx_all_dmamask,
162*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
163*4882a593Smuzhiyun },
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /******************************************************************************/
167*4882a593Smuzhiyun
db1100_mmc_cd(int irq,void * ptr)168*4882a593Smuzhiyun static irqreturn_t db1100_mmc_cd(int irq, void *ptr)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun void (*mmc_cd)(struct mmc_host *, unsigned long);
171*4882a593Smuzhiyun /* link against CONFIG_MMC=m */
172*4882a593Smuzhiyun mmc_cd = symbol_get(mmc_detect_change);
173*4882a593Smuzhiyun mmc_cd(ptr, msecs_to_jiffies(500));
174*4882a593Smuzhiyun symbol_put(mmc_detect_change);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return IRQ_HANDLED;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
db1100_mmc_cd_setup(void * mmc_host,int en)179*4882a593Smuzhiyun static int db1100_mmc_cd_setup(void *mmc_host, int en)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun int ret = 0, irq;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
184*4882a593Smuzhiyun irq = AU1100_GPIO19_INT;
185*4882a593Smuzhiyun else
186*4882a593Smuzhiyun irq = AU1100_GPIO14_INT; /* PB1100 SD0 CD# */
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (en) {
189*4882a593Smuzhiyun irq_set_irq_type(irq, IRQ_TYPE_EDGE_BOTH);
190*4882a593Smuzhiyun ret = request_irq(irq, db1100_mmc_cd, 0,
191*4882a593Smuzhiyun "sd0_cd", mmc_host);
192*4882a593Smuzhiyun } else
193*4882a593Smuzhiyun free_irq(irq, mmc_host);
194*4882a593Smuzhiyun return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
db1100_mmc1_cd_setup(void * mmc_host,int en)197*4882a593Smuzhiyun static int db1100_mmc1_cd_setup(void *mmc_host, int en)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun int ret = 0, irq;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
202*4882a593Smuzhiyun irq = AU1100_GPIO20_INT;
203*4882a593Smuzhiyun else
204*4882a593Smuzhiyun irq = AU1100_GPIO15_INT; /* PB1100 SD1 CD# */
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (en) {
207*4882a593Smuzhiyun irq_set_irq_type(irq, IRQ_TYPE_EDGE_BOTH);
208*4882a593Smuzhiyun ret = request_irq(irq, db1100_mmc_cd, 0,
209*4882a593Smuzhiyun "sd1_cd", mmc_host);
210*4882a593Smuzhiyun } else
211*4882a593Smuzhiyun free_irq(irq, mmc_host);
212*4882a593Smuzhiyun return ret;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
db1100_mmc_card_readonly(void * mmc_host)215*4882a593Smuzhiyun static int db1100_mmc_card_readonly(void *mmc_host)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun /* testing suggests that this bit is inverted */
218*4882a593Smuzhiyun return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 0 : 1;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
db1100_mmc_card_inserted(void * mmc_host)221*4882a593Smuzhiyun static int db1100_mmc_card_inserted(void *mmc_host)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun return !alchemy_gpio_get_value(19);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
db1100_mmc_set_power(void * mmc_host,int state)226*4882a593Smuzhiyun static void db1100_mmc_set_power(void *mmc_host, int state)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun int bit;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
231*4882a593Smuzhiyun bit = BCSR_BOARD_SD0PWR;
232*4882a593Smuzhiyun else
233*4882a593Smuzhiyun bit = BCSR_BOARD_PB1100_SD0PWR;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (state) {
236*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, 0, bit);
237*4882a593Smuzhiyun msleep(400); /* stabilization time */
238*4882a593Smuzhiyun } else
239*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, bit, 0);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
db1100_mmcled_set(struct led_classdev * led,enum led_brightness b)242*4882a593Smuzhiyun static void db1100_mmcled_set(struct led_classdev *led, enum led_brightness b)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun if (b != LED_OFF)
245*4882a593Smuzhiyun bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
246*4882a593Smuzhiyun else
247*4882a593Smuzhiyun bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static struct led_classdev db1100_mmc_led = {
251*4882a593Smuzhiyun .brightness_set = db1100_mmcled_set,
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
db1100_mmc1_card_readonly(void * mmc_host)254*4882a593Smuzhiyun static int db1100_mmc1_card_readonly(void *mmc_host)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun return (bcsr_read(BCSR_BOARD) & BCSR_BOARD_SD1WP) ? 1 : 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
db1100_mmc1_card_inserted(void * mmc_host)259*4882a593Smuzhiyun static int db1100_mmc1_card_inserted(void *mmc_host)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun return !alchemy_gpio_get_value(20);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
db1100_mmc1_set_power(void * mmc_host,int state)264*4882a593Smuzhiyun static void db1100_mmc1_set_power(void *mmc_host, int state)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun int bit;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI)) == BCSR_WHOAMI_DB1100)
269*4882a593Smuzhiyun bit = BCSR_BOARD_SD1PWR;
270*4882a593Smuzhiyun else
271*4882a593Smuzhiyun bit = BCSR_BOARD_PB1100_SD1PWR;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (state) {
274*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, 0, bit);
275*4882a593Smuzhiyun msleep(400); /* stabilization time */
276*4882a593Smuzhiyun } else
277*4882a593Smuzhiyun bcsr_mod(BCSR_BOARD, bit, 0);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
db1100_mmc1led_set(struct led_classdev * led,enum led_brightness b)280*4882a593Smuzhiyun static void db1100_mmc1led_set(struct led_classdev *led, enum led_brightness b)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun if (b != LED_OFF)
283*4882a593Smuzhiyun bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED1, 0);
284*4882a593Smuzhiyun else
285*4882a593Smuzhiyun bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED1);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun static struct led_classdev db1100_mmc1_led = {
289*4882a593Smuzhiyun .brightness_set = db1100_mmc1led_set,
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static struct au1xmmc_platform_data db1100_mmc_platdata[2] = {
293*4882a593Smuzhiyun [0] = {
294*4882a593Smuzhiyun .cd_setup = db1100_mmc_cd_setup,
295*4882a593Smuzhiyun .set_power = db1100_mmc_set_power,
296*4882a593Smuzhiyun .card_inserted = db1100_mmc_card_inserted,
297*4882a593Smuzhiyun .card_readonly = db1100_mmc_card_readonly,
298*4882a593Smuzhiyun .led = &db1100_mmc_led,
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun [1] = {
301*4882a593Smuzhiyun .cd_setup = db1100_mmc1_cd_setup,
302*4882a593Smuzhiyun .set_power = db1100_mmc1_set_power,
303*4882a593Smuzhiyun .card_inserted = db1100_mmc1_card_inserted,
304*4882a593Smuzhiyun .card_readonly = db1100_mmc1_card_readonly,
305*4882a593Smuzhiyun .led = &db1100_mmc1_led,
306*4882a593Smuzhiyun },
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun static struct resource au1100_mmc0_resources[] = {
310*4882a593Smuzhiyun [0] = {
311*4882a593Smuzhiyun .start = AU1100_SD0_PHYS_ADDR,
312*4882a593Smuzhiyun .end = AU1100_SD0_PHYS_ADDR + 0xfff,
313*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
314*4882a593Smuzhiyun },
315*4882a593Smuzhiyun [1] = {
316*4882a593Smuzhiyun .start = AU1100_SD_INT,
317*4882a593Smuzhiyun .end = AU1100_SD_INT,
318*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
319*4882a593Smuzhiyun },
320*4882a593Smuzhiyun [2] = {
321*4882a593Smuzhiyun .start = DMA_ID_SD0_TX,
322*4882a593Smuzhiyun .end = DMA_ID_SD0_TX,
323*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
324*4882a593Smuzhiyun },
325*4882a593Smuzhiyun [3] = {
326*4882a593Smuzhiyun .start = DMA_ID_SD0_RX,
327*4882a593Smuzhiyun .end = DMA_ID_SD0_RX,
328*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static struct platform_device db1100_mmc0_dev = {
333*4882a593Smuzhiyun .name = "au1xxx-mmc",
334*4882a593Smuzhiyun .id = 0,
335*4882a593Smuzhiyun .dev = {
336*4882a593Smuzhiyun .dma_mask = &au1xxx_all_dmamask,
337*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
338*4882a593Smuzhiyun .platform_data = &db1100_mmc_platdata[0],
339*4882a593Smuzhiyun },
340*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1100_mmc0_resources),
341*4882a593Smuzhiyun .resource = au1100_mmc0_resources,
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun static struct resource au1100_mmc1_res[] = {
345*4882a593Smuzhiyun [0] = {
346*4882a593Smuzhiyun .start = AU1100_SD1_PHYS_ADDR,
347*4882a593Smuzhiyun .end = AU1100_SD1_PHYS_ADDR + 0xfff,
348*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
349*4882a593Smuzhiyun },
350*4882a593Smuzhiyun [1] = {
351*4882a593Smuzhiyun .start = AU1100_SD_INT,
352*4882a593Smuzhiyun .end = AU1100_SD_INT,
353*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
354*4882a593Smuzhiyun },
355*4882a593Smuzhiyun [2] = {
356*4882a593Smuzhiyun .start = DMA_ID_SD1_TX,
357*4882a593Smuzhiyun .end = DMA_ID_SD1_TX,
358*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
359*4882a593Smuzhiyun },
360*4882a593Smuzhiyun [3] = {
361*4882a593Smuzhiyun .start = DMA_ID_SD1_RX,
362*4882a593Smuzhiyun .end = DMA_ID_SD1_RX,
363*4882a593Smuzhiyun .flags = IORESOURCE_DMA,
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static struct platform_device db1100_mmc1_dev = {
368*4882a593Smuzhiyun .name = "au1xxx-mmc",
369*4882a593Smuzhiyun .id = 1,
370*4882a593Smuzhiyun .dev = {
371*4882a593Smuzhiyun .dma_mask = &au1xxx_all_dmamask,
372*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
373*4882a593Smuzhiyun .platform_data = &db1100_mmc_platdata[1],
374*4882a593Smuzhiyun },
375*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(au1100_mmc1_res),
376*4882a593Smuzhiyun .resource = au1100_mmc1_res,
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /******************************************************************************/
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static struct ads7846_platform_data db1100_touch_pd = {
382*4882a593Smuzhiyun .model = 7846,
383*4882a593Smuzhiyun .vref_mv = 3300,
384*4882a593Smuzhiyun .gpio_pendown = 21,
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun static struct spi_gpio_platform_data db1100_spictl_pd = {
388*4882a593Smuzhiyun .num_chipselect = 1,
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun static struct spi_board_info db1100_spi_info[] __initdata = {
392*4882a593Smuzhiyun [0] = {
393*4882a593Smuzhiyun .modalias = "ads7846",
394*4882a593Smuzhiyun .max_speed_hz = 3250000,
395*4882a593Smuzhiyun .bus_num = 0,
396*4882a593Smuzhiyun .chip_select = 0,
397*4882a593Smuzhiyun .mode = 0,
398*4882a593Smuzhiyun .irq = AU1100_GPIO21_INT,
399*4882a593Smuzhiyun .platform_data = &db1100_touch_pd,
400*4882a593Smuzhiyun },
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun static struct platform_device db1100_spi_dev = {
404*4882a593Smuzhiyun .name = "spi_gpio",
405*4882a593Smuzhiyun .id = 0,
406*4882a593Smuzhiyun .dev = {
407*4882a593Smuzhiyun .platform_data = &db1100_spictl_pd,
408*4882a593Smuzhiyun .dma_mask = &au1xxx_all_dmamask,
409*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
410*4882a593Smuzhiyun },
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /*
414*4882a593Smuzhiyun * Alchemy GPIO 2 has its base at 200 so the GPIO lines
415*4882a593Smuzhiyun * 207 thru 210 are GPIOs at offset 7 thru 10 at this chip.
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun static struct gpiod_lookup_table db1100_spi_gpiod_table = {
418*4882a593Smuzhiyun .dev_id = "spi_gpio",
419*4882a593Smuzhiyun .table = {
420*4882a593Smuzhiyun GPIO_LOOKUP("alchemy-gpio2", 9,
421*4882a593Smuzhiyun "sck", GPIO_ACTIVE_HIGH),
422*4882a593Smuzhiyun GPIO_LOOKUP("alchemy-gpio2", 8,
423*4882a593Smuzhiyun "mosi", GPIO_ACTIVE_HIGH),
424*4882a593Smuzhiyun GPIO_LOOKUP("alchemy-gpio2", 7,
425*4882a593Smuzhiyun "miso", GPIO_ACTIVE_HIGH),
426*4882a593Smuzhiyun GPIO_LOOKUP("alchemy-gpio2", 10,
427*4882a593Smuzhiyun "cs", GPIO_ACTIVE_HIGH),
428*4882a593Smuzhiyun { },
429*4882a593Smuzhiyun },
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static struct platform_device *db1x00_devs[] = {
433*4882a593Smuzhiyun &db1x00_codec_dev,
434*4882a593Smuzhiyun &alchemy_ac97c_dma_dev,
435*4882a593Smuzhiyun &alchemy_ac97c_dev,
436*4882a593Smuzhiyun &db1x00_audio_dev,
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static struct platform_device *db1100_devs[] = {
440*4882a593Smuzhiyun &au1100_lcd_device,
441*4882a593Smuzhiyun &db1100_mmc0_dev,
442*4882a593Smuzhiyun &db1100_mmc1_dev,
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun
db1000_dev_setup(void)445*4882a593Smuzhiyun int __init db1000_dev_setup(void)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun int board = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
448*4882a593Smuzhiyun int c0, c1, d0, d1, s0, s1, flashsize = 32, twosocks = 1;
449*4882a593Smuzhiyun unsigned long pfc;
450*4882a593Smuzhiyun struct clk *c, *p;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (board == BCSR_WHOAMI_DB1500) {
453*4882a593Smuzhiyun c0 = AU1500_GPIO2_INT;
454*4882a593Smuzhiyun c1 = AU1500_GPIO5_INT;
455*4882a593Smuzhiyun d0 = 0; /* GPIO number, NOT irq! */
456*4882a593Smuzhiyun d1 = 3; /* GPIO number, NOT irq! */
457*4882a593Smuzhiyun s0 = AU1500_GPIO1_INT;
458*4882a593Smuzhiyun s1 = AU1500_GPIO4_INT;
459*4882a593Smuzhiyun } else if (board == BCSR_WHOAMI_DB1100) {
460*4882a593Smuzhiyun c0 = AU1100_GPIO2_INT;
461*4882a593Smuzhiyun c1 = AU1100_GPIO5_INT;
462*4882a593Smuzhiyun d0 = 0; /* GPIO number, NOT irq! */
463*4882a593Smuzhiyun d1 = 3; /* GPIO number, NOT irq! */
464*4882a593Smuzhiyun s0 = AU1100_GPIO1_INT;
465*4882a593Smuzhiyun s1 = AU1100_GPIO4_INT;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun gpio_request(19, "sd0_cd");
468*4882a593Smuzhiyun gpio_request(20, "sd1_cd");
469*4882a593Smuzhiyun gpio_direction_input(19); /* sd0 cd# */
470*4882a593Smuzhiyun gpio_direction_input(20); /* sd1 cd# */
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* spi_gpio on SSI0 pins */
473*4882a593Smuzhiyun pfc = alchemy_rdsys(AU1000_SYS_PINFUNC);
474*4882a593Smuzhiyun pfc |= (1 << 0); /* SSI0 pins as GPIOs */
475*4882a593Smuzhiyun alchemy_wrsys(pfc, AU1000_SYS_PINFUNC);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun spi_register_board_info(db1100_spi_info,
478*4882a593Smuzhiyun ARRAY_SIZE(db1100_spi_info));
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* link LCD clock to AUXPLL */
481*4882a593Smuzhiyun p = clk_get(NULL, "auxpll_clk");
482*4882a593Smuzhiyun c = clk_get(NULL, "lcd_intclk");
483*4882a593Smuzhiyun if (!IS_ERR(c) && !IS_ERR(p)) {
484*4882a593Smuzhiyun clk_set_parent(c, p);
485*4882a593Smuzhiyun clk_set_rate(c, clk_get_rate(p));
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun if (!IS_ERR(c))
488*4882a593Smuzhiyun clk_put(c);
489*4882a593Smuzhiyun if (!IS_ERR(p))
490*4882a593Smuzhiyun clk_put(p);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun platform_add_devices(db1100_devs, ARRAY_SIZE(db1100_devs));
493*4882a593Smuzhiyun gpiod_add_lookup_table(&db1100_spi_gpiod_table);
494*4882a593Smuzhiyun platform_device_register(&db1100_spi_dev);
495*4882a593Smuzhiyun } else if (board == BCSR_WHOAMI_DB1000) {
496*4882a593Smuzhiyun c0 = AU1000_GPIO2_INT;
497*4882a593Smuzhiyun c1 = AU1000_GPIO5_INT;
498*4882a593Smuzhiyun d0 = 0; /* GPIO number, NOT irq! */
499*4882a593Smuzhiyun d1 = 3; /* GPIO number, NOT irq! */
500*4882a593Smuzhiyun s0 = AU1000_GPIO1_INT;
501*4882a593Smuzhiyun s1 = AU1000_GPIO4_INT;
502*4882a593Smuzhiyun } else if ((board == BCSR_WHOAMI_PB1500) ||
503*4882a593Smuzhiyun (board == BCSR_WHOAMI_PB1500R2)) {
504*4882a593Smuzhiyun c0 = AU1500_GPIO203_INT;
505*4882a593Smuzhiyun d0 = 1; /* GPIO number, NOT irq! */
506*4882a593Smuzhiyun s0 = AU1500_GPIO202_INT;
507*4882a593Smuzhiyun twosocks = 0;
508*4882a593Smuzhiyun flashsize = 64;
509*4882a593Smuzhiyun /* RTC and daughtercard irqs */
510*4882a593Smuzhiyun irq_set_irq_type(AU1500_GPIO204_INT, IRQ_TYPE_LEVEL_LOW);
511*4882a593Smuzhiyun irq_set_irq_type(AU1500_GPIO205_INT, IRQ_TYPE_LEVEL_LOW);
512*4882a593Smuzhiyun /* EPSON S1D13806 0x1b000000
513*4882a593Smuzhiyun * SRAM 1MB/2MB 0x1a000000
514*4882a593Smuzhiyun * DS1693 RTC 0x0c000000
515*4882a593Smuzhiyun */
516*4882a593Smuzhiyun } else if (board == BCSR_WHOAMI_PB1100) {
517*4882a593Smuzhiyun c0 = AU1100_GPIO11_INT;
518*4882a593Smuzhiyun d0 = 9; /* GPIO number, NOT irq! */
519*4882a593Smuzhiyun s0 = AU1100_GPIO10_INT;
520*4882a593Smuzhiyun twosocks = 0;
521*4882a593Smuzhiyun flashsize = 64;
522*4882a593Smuzhiyun /* pendown, rtc, daughtercard irqs */
523*4882a593Smuzhiyun irq_set_irq_type(AU1100_GPIO8_INT, IRQ_TYPE_LEVEL_LOW);
524*4882a593Smuzhiyun irq_set_irq_type(AU1100_GPIO12_INT, IRQ_TYPE_LEVEL_LOW);
525*4882a593Smuzhiyun irq_set_irq_type(AU1100_GPIO13_INT, IRQ_TYPE_LEVEL_LOW);
526*4882a593Smuzhiyun /* EPSON S1D13806 0x1b000000
527*4882a593Smuzhiyun * SRAM 1MB/2MB 0x1a000000
528*4882a593Smuzhiyun * DiskOnChip 0x0d000000
529*4882a593Smuzhiyun * DS1693 RTC 0x0c000000
530*4882a593Smuzhiyun */
531*4882a593Smuzhiyun platform_add_devices(db1100_devs, ARRAY_SIZE(db1100_devs));
532*4882a593Smuzhiyun } else
533*4882a593Smuzhiyun return 0; /* unknown board, no further dev setup to do */
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun irq_set_irq_type(c0, IRQ_TYPE_LEVEL_LOW);
536*4882a593Smuzhiyun irq_set_irq_type(s0, IRQ_TYPE_LEVEL_LOW);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun db1x_register_pcmcia_socket(
539*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR,
540*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
541*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR,
542*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
543*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR,
544*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
545*4882a593Smuzhiyun c0, d0, /*s0*/0, 0, 0);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (twosocks) {
548*4882a593Smuzhiyun irq_set_irq_type(c1, IRQ_TYPE_LEVEL_LOW);
549*4882a593Smuzhiyun irq_set_irq_type(s1, IRQ_TYPE_LEVEL_LOW);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun db1x_register_pcmcia_socket(
552*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
553*4882a593Smuzhiyun AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
554*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
555*4882a593Smuzhiyun AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
556*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
557*4882a593Smuzhiyun AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
558*4882a593Smuzhiyun c1, d1, /*s1*/0, 0, 1);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun platform_add_devices(db1x00_devs, ARRAY_SIZE(db1x00_devs));
562*4882a593Smuzhiyun db1x_register_norflash(flashsize << 20, 4 /* 32bit */, F_SWAPPED);
563*4882a593Smuzhiyun return 0;
564*4882a593Smuzhiyun }
565