xref: /OK3568_Linux_fs/kernel/arch/mips/alchemy/devboards/bcsr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * bcsr.h -- Db1xxx/Pb1xxx Devboard CPLD registers ("BCSR") abstraction.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * All Alchemy development boards (except, of course, the weird PB1000)
6*4882a593Smuzhiyun  * have a few registers in a CPLD with standardised layout; they mostly
7*4882a593Smuzhiyun  * only differ in base address.
8*4882a593Smuzhiyun  * All registers are 16bits wide with 32bit spacing.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/export.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <asm/addrspace.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/mach-db1x00/bcsr.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static struct bcsr_reg {
22*4882a593Smuzhiyun 	void __iomem *raddr;
23*4882a593Smuzhiyun 	spinlock_t lock;
24*4882a593Smuzhiyun } bcsr_regs[BCSR_CNT];
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static void __iomem *bcsr_virt; /* KSEG1 addr of BCSR base */
27*4882a593Smuzhiyun static int bcsr_csc_base;	/* linux-irq of first cascaded irq */
28*4882a593Smuzhiyun 
bcsr_init(unsigned long bcsr1_phys,unsigned long bcsr2_phys)29*4882a593Smuzhiyun void __init bcsr_init(unsigned long bcsr1_phys, unsigned long bcsr2_phys)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	int i;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	bcsr1_phys = KSEG1ADDR(CPHYSADDR(bcsr1_phys));
34*4882a593Smuzhiyun 	bcsr2_phys = KSEG1ADDR(CPHYSADDR(bcsr2_phys));
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	bcsr_virt = (void __iomem *)bcsr1_phys;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	for (i = 0; i < BCSR_CNT; i++) {
39*4882a593Smuzhiyun 		if (i >= BCSR_HEXLEDS)
40*4882a593Smuzhiyun 			bcsr_regs[i].raddr = (void __iomem *)bcsr2_phys +
41*4882a593Smuzhiyun 					(0x04 * (i - BCSR_HEXLEDS));
42*4882a593Smuzhiyun 		else
43*4882a593Smuzhiyun 			bcsr_regs[i].raddr = (void __iomem *)bcsr1_phys +
44*4882a593Smuzhiyun 					(0x04 * i);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 		spin_lock_init(&bcsr_regs[i].lock);
47*4882a593Smuzhiyun 	}
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
bcsr_read(enum bcsr_id reg)50*4882a593Smuzhiyun unsigned short bcsr_read(enum bcsr_id reg)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	unsigned short r;
53*4882a593Smuzhiyun 	unsigned long flags;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	spin_lock_irqsave(&bcsr_regs[reg].lock, flags);
56*4882a593Smuzhiyun 	r = __raw_readw(bcsr_regs[reg].raddr);
57*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bcsr_regs[reg].lock, flags);
58*4882a593Smuzhiyun 	return r;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcsr_read);
61*4882a593Smuzhiyun 
bcsr_write(enum bcsr_id reg,unsigned short val)62*4882a593Smuzhiyun void bcsr_write(enum bcsr_id reg, unsigned short val)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	unsigned long flags;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	spin_lock_irqsave(&bcsr_regs[reg].lock, flags);
67*4882a593Smuzhiyun 	__raw_writew(val, bcsr_regs[reg].raddr);
68*4882a593Smuzhiyun 	wmb();
69*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bcsr_regs[reg].lock, flags);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcsr_write);
72*4882a593Smuzhiyun 
bcsr_mod(enum bcsr_id reg,unsigned short clr,unsigned short set)73*4882a593Smuzhiyun void bcsr_mod(enum bcsr_id reg, unsigned short clr, unsigned short set)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	unsigned short r;
76*4882a593Smuzhiyun 	unsigned long flags;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	spin_lock_irqsave(&bcsr_regs[reg].lock, flags);
79*4882a593Smuzhiyun 	r = __raw_readw(bcsr_regs[reg].raddr);
80*4882a593Smuzhiyun 	r &= ~clr;
81*4882a593Smuzhiyun 	r |= set;
82*4882a593Smuzhiyun 	__raw_writew(r, bcsr_regs[reg].raddr);
83*4882a593Smuzhiyun 	wmb();
84*4882a593Smuzhiyun 	spin_unlock_irqrestore(&bcsr_regs[reg].lock, flags);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcsr_mod);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun  * DB1200/PB1200 CPLD IRQ muxer
90*4882a593Smuzhiyun  */
bcsr_csc_handler(struct irq_desc * d)91*4882a593Smuzhiyun static void bcsr_csc_handler(struct irq_desc *d)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	unsigned short bisr = __raw_readw(bcsr_virt + BCSR_REG_INTSTAT);
94*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(d);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	chained_irq_enter(chip, d);
97*4882a593Smuzhiyun 	generic_handle_irq(bcsr_csc_base + __ffs(bisr));
98*4882a593Smuzhiyun 	chained_irq_exit(chip, d);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
bcsr_irq_mask(struct irq_data * d)101*4882a593Smuzhiyun static void bcsr_irq_mask(struct irq_data *d)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	unsigned short v = 1 << (d->irq - bcsr_csc_base);
104*4882a593Smuzhiyun 	__raw_writew(v, bcsr_virt + BCSR_REG_MASKCLR);
105*4882a593Smuzhiyun 	wmb();
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
bcsr_irq_maskack(struct irq_data * d)108*4882a593Smuzhiyun static void bcsr_irq_maskack(struct irq_data *d)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	unsigned short v = 1 << (d->irq - bcsr_csc_base);
111*4882a593Smuzhiyun 	__raw_writew(v, bcsr_virt + BCSR_REG_MASKCLR);
112*4882a593Smuzhiyun 	__raw_writew(v, bcsr_virt + BCSR_REG_INTSTAT);	/* ack */
113*4882a593Smuzhiyun 	wmb();
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
bcsr_irq_unmask(struct irq_data * d)116*4882a593Smuzhiyun static void bcsr_irq_unmask(struct irq_data *d)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	unsigned short v = 1 << (d->irq - bcsr_csc_base);
119*4882a593Smuzhiyun 	__raw_writew(v, bcsr_virt + BCSR_REG_MASKSET);
120*4882a593Smuzhiyun 	wmb();
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static struct irq_chip bcsr_irq_type = {
124*4882a593Smuzhiyun 	.name		= "CPLD",
125*4882a593Smuzhiyun 	.irq_mask	= bcsr_irq_mask,
126*4882a593Smuzhiyun 	.irq_mask_ack	= bcsr_irq_maskack,
127*4882a593Smuzhiyun 	.irq_unmask	= bcsr_irq_unmask,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
bcsr_init_irq(int csc_start,int csc_end,int hook_irq)130*4882a593Smuzhiyun void __init bcsr_init_irq(int csc_start, int csc_end, int hook_irq)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	unsigned int irq;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* mask & enable & ack all */
135*4882a593Smuzhiyun 	__raw_writew(0xffff, bcsr_virt + BCSR_REG_MASKCLR);
136*4882a593Smuzhiyun 	__raw_writew(0xffff, bcsr_virt + BCSR_REG_INTSET);
137*4882a593Smuzhiyun 	__raw_writew(0xffff, bcsr_virt + BCSR_REG_INTSTAT);
138*4882a593Smuzhiyun 	wmb();
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	bcsr_csc_base = csc_start;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	for (irq = csc_start; irq <= csc_end; irq++)
143*4882a593Smuzhiyun 		irq_set_chip_and_handler_name(irq, &bcsr_irq_type,
144*4882a593Smuzhiyun 					      handle_level_irq, "level");
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	irq_set_chained_handler(hook_irq, bcsr_csc_handler);
147*4882a593Smuzhiyun }
148