xref: /OK3568_Linux_fs/kernel/arch/mips/alchemy/common/usb.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * USB block power/access management abstraction.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Au1000+: The OHCI block control register is at the far end of the OHCI memory
6*4882a593Smuzhiyun  *	    area. Au1550 has OHCI on different base address. No need to handle
7*4882a593Smuzhiyun  *	    UDC here.
8*4882a593Smuzhiyun  * Au1200:  one register to control access and clocks to O/EHCI, UDC and OTG
9*4882a593Smuzhiyun  *	    as well as the PHY for EHCI and UDC.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/export.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <linux/syscore_ops.h>
19*4882a593Smuzhiyun #include <asm/cpu.h>
20*4882a593Smuzhiyun #include <asm/mach-au1x00/au1000.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* control register offsets */
23*4882a593Smuzhiyun #define AU1000_OHCICFG	0x7fffc
24*4882a593Smuzhiyun #define AU1550_OHCICFG	0x07ffc
25*4882a593Smuzhiyun #define AU1200_USBCFG	0x04
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Au1000 USB block config bits */
28*4882a593Smuzhiyun #define USBHEN_RD	(1 << 4)		/* OHCI reset-done indicator */
29*4882a593Smuzhiyun #define USBHEN_CE	(1 << 3)		/* OHCI block clock enable */
30*4882a593Smuzhiyun #define USBHEN_E	(1 << 2)		/* OHCI block enable */
31*4882a593Smuzhiyun #define USBHEN_C	(1 << 1)		/* OHCI block coherency bit */
32*4882a593Smuzhiyun #define USBHEN_BE	(1 << 0)		/* OHCI Big-Endian */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Au1200 USB config bits */
35*4882a593Smuzhiyun #define USBCFG_PFEN	(1 << 31)		/* prefetch enable (undoc) */
36*4882a593Smuzhiyun #define USBCFG_RDCOMB	(1 << 30)		/* read combining (undoc) */
37*4882a593Smuzhiyun #define USBCFG_UNKNOWN	(5 << 20)		/* unknown, leave this way */
38*4882a593Smuzhiyun #define USBCFG_SSD	(1 << 23)		/* serial short detect en */
39*4882a593Smuzhiyun #define USBCFG_PPE	(1 << 19)		/* HS PHY PLL */
40*4882a593Smuzhiyun #define USBCFG_UCE	(1 << 18)		/* UDC clock enable */
41*4882a593Smuzhiyun #define USBCFG_ECE	(1 << 17)		/* EHCI clock enable */
42*4882a593Smuzhiyun #define USBCFG_OCE	(1 << 16)		/* OHCI clock enable */
43*4882a593Smuzhiyun #define USBCFG_FLA(x)	(((x) & 0x3f) << 8)
44*4882a593Smuzhiyun #define USBCFG_UCAM	(1 << 7)		/* coherent access (undoc) */
45*4882a593Smuzhiyun #define USBCFG_GME	(1 << 6)		/* OTG mem access */
46*4882a593Smuzhiyun #define USBCFG_DBE	(1 << 5)		/* UDC busmaster enable */
47*4882a593Smuzhiyun #define USBCFG_DME	(1 << 4)		/* UDC mem enable */
48*4882a593Smuzhiyun #define USBCFG_EBE	(1 << 3)		/* EHCI busmaster enable */
49*4882a593Smuzhiyun #define USBCFG_EME	(1 << 2)		/* EHCI mem enable */
50*4882a593Smuzhiyun #define USBCFG_OBE	(1 << 1)		/* OHCI busmaster enable */
51*4882a593Smuzhiyun #define USBCFG_OME	(1 << 0)		/* OHCI mem enable */
52*4882a593Smuzhiyun #define USBCFG_INIT_AU1200	(USBCFG_PFEN | USBCFG_RDCOMB | USBCFG_UNKNOWN |\
53*4882a593Smuzhiyun 				 USBCFG_SSD | USBCFG_FLA(0x20) | USBCFG_UCAM | \
54*4882a593Smuzhiyun 				 USBCFG_GME | USBCFG_DBE | USBCFG_DME |	       \
55*4882a593Smuzhiyun 				 USBCFG_EBE | USBCFG_EME | USBCFG_OBE |	       \
56*4882a593Smuzhiyun 				 USBCFG_OME)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* Au1300 USB config registers */
59*4882a593Smuzhiyun #define USB_DWC_CTRL1		0x00
60*4882a593Smuzhiyun #define USB_DWC_CTRL2		0x04
61*4882a593Smuzhiyun #define USB_VBUS_TIMER		0x10
62*4882a593Smuzhiyun #define USB_SBUS_CTRL		0x14
63*4882a593Smuzhiyun #define USB_MSR_ERR		0x18
64*4882a593Smuzhiyun #define USB_DWC_CTRL3		0x1C
65*4882a593Smuzhiyun #define USB_DWC_CTRL4		0x20
66*4882a593Smuzhiyun #define USB_OTG_STATUS		0x28
67*4882a593Smuzhiyun #define USB_DWC_CTRL5		0x2C
68*4882a593Smuzhiyun #define USB_DWC_CTRL6		0x30
69*4882a593Smuzhiyun #define USB_DWC_CTRL7		0x34
70*4882a593Smuzhiyun #define USB_PHY_STATUS		0xC0
71*4882a593Smuzhiyun #define USB_INT_STATUS		0xC4
72*4882a593Smuzhiyun #define USB_INT_ENABLE		0xC8
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define USB_DWC_CTRL1_OTGD	0x04 /* set to DISable OTG */
75*4882a593Smuzhiyun #define USB_DWC_CTRL1_HSTRS	0x02 /* set to ENable EHCI */
76*4882a593Smuzhiyun #define USB_DWC_CTRL1_DCRS	0x01 /* set to ENable UDC */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define USB_DWC_CTRL2_PHY1RS	0x04 /* set to enable PHY1 */
79*4882a593Smuzhiyun #define USB_DWC_CTRL2_PHY0RS	0x02 /* set to enable PHY0 */
80*4882a593Smuzhiyun #define USB_DWC_CTRL2_PHYRS	0x01 /* set to enable PHY */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define USB_DWC_CTRL3_OHCI1_CKEN	(1 << 19)
83*4882a593Smuzhiyun #define USB_DWC_CTRL3_OHCI0_CKEN	(1 << 18)
84*4882a593Smuzhiyun #define USB_DWC_CTRL3_EHCI0_CKEN	(1 << 17)
85*4882a593Smuzhiyun #define USB_DWC_CTRL3_OTG0_CKEN		(1 << 16)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define USB_SBUS_CTRL_SBCA		0x04 /* coherent access */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define USB_INTEN_FORCE			0x20
90*4882a593Smuzhiyun #define USB_INTEN_PHY			0x10
91*4882a593Smuzhiyun #define USB_INTEN_UDC			0x08
92*4882a593Smuzhiyun #define USB_INTEN_EHCI			0x04
93*4882a593Smuzhiyun #define USB_INTEN_OHCI1			0x02
94*4882a593Smuzhiyun #define USB_INTEN_OHCI0			0x01
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static DEFINE_SPINLOCK(alchemy_usb_lock);
97*4882a593Smuzhiyun 
__au1300_usb_phyctl(void __iomem * base,int enable)98*4882a593Smuzhiyun static inline void __au1300_usb_phyctl(void __iomem *base, int enable)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	unsigned long r, s;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	r = __raw_readl(base + USB_DWC_CTRL2);
103*4882a593Smuzhiyun 	s = __raw_readl(base + USB_DWC_CTRL3);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	s &= USB_DWC_CTRL3_OHCI1_CKEN | USB_DWC_CTRL3_OHCI0_CKEN |
106*4882a593Smuzhiyun 		USB_DWC_CTRL3_EHCI0_CKEN | USB_DWC_CTRL3_OTG0_CKEN;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	if (enable) {
109*4882a593Smuzhiyun 		/* simply enable all PHYs */
110*4882a593Smuzhiyun 		r |= USB_DWC_CTRL2_PHY1RS | USB_DWC_CTRL2_PHY0RS |
111*4882a593Smuzhiyun 		     USB_DWC_CTRL2_PHYRS;
112*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL2);
113*4882a593Smuzhiyun 		wmb();
114*4882a593Smuzhiyun 	} else if (!s) {
115*4882a593Smuzhiyun 		/* no USB block active, do disable all PHYs */
116*4882a593Smuzhiyun 		r &= ~(USB_DWC_CTRL2_PHY1RS | USB_DWC_CTRL2_PHY0RS |
117*4882a593Smuzhiyun 		       USB_DWC_CTRL2_PHYRS);
118*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL2);
119*4882a593Smuzhiyun 		wmb();
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
__au1300_ohci_control(void __iomem * base,int enable,int id)123*4882a593Smuzhiyun static inline void __au1300_ohci_control(void __iomem *base, int enable, int id)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	unsigned long r;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	if (enable) {
128*4882a593Smuzhiyun 		__raw_writel(1, base + USB_DWC_CTRL7);	/* start OHCI clock */
129*4882a593Smuzhiyun 		wmb();
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL3);	/* enable OHCI block */
132*4882a593Smuzhiyun 		r |= (id == 0) ? USB_DWC_CTRL3_OHCI0_CKEN
133*4882a593Smuzhiyun 			       : USB_DWC_CTRL3_OHCI1_CKEN;
134*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL3);
135*4882a593Smuzhiyun 		wmb();
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		__au1300_usb_phyctl(base, enable);	/* power up the PHYs */
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 		r = __raw_readl(base + USB_INT_ENABLE);
140*4882a593Smuzhiyun 		r |= (id == 0) ? USB_INTEN_OHCI0 : USB_INTEN_OHCI1;
141*4882a593Smuzhiyun 		__raw_writel(r, base + USB_INT_ENABLE);
142*4882a593Smuzhiyun 		wmb();
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 		/* reset the OHCI start clock bit */
145*4882a593Smuzhiyun 		__raw_writel(0, base + USB_DWC_CTRL7);
146*4882a593Smuzhiyun 		wmb();
147*4882a593Smuzhiyun 	} else {
148*4882a593Smuzhiyun 		r = __raw_readl(base + USB_INT_ENABLE);
149*4882a593Smuzhiyun 		r &= ~((id == 0) ? USB_INTEN_OHCI0 : USB_INTEN_OHCI1);
150*4882a593Smuzhiyun 		__raw_writel(r, base + USB_INT_ENABLE);
151*4882a593Smuzhiyun 		wmb();
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL3);
154*4882a593Smuzhiyun 		r &= ~((id == 0) ? USB_DWC_CTRL3_OHCI0_CKEN
155*4882a593Smuzhiyun 				 : USB_DWC_CTRL3_OHCI1_CKEN);
156*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL3);
157*4882a593Smuzhiyun 		wmb();
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		__au1300_usb_phyctl(base, enable);
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
__au1300_ehci_control(void __iomem * base,int enable)163*4882a593Smuzhiyun static inline void __au1300_ehci_control(void __iomem *base, int enable)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	unsigned long r;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (enable) {
168*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL3);
169*4882a593Smuzhiyun 		r |= USB_DWC_CTRL3_EHCI0_CKEN;
170*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL3);
171*4882a593Smuzhiyun 		wmb();
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL1);
174*4882a593Smuzhiyun 		r |= USB_DWC_CTRL1_HSTRS;
175*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL1);
176*4882a593Smuzhiyun 		wmb();
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		__au1300_usb_phyctl(base, enable);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		r = __raw_readl(base + USB_INT_ENABLE);
181*4882a593Smuzhiyun 		r |= USB_INTEN_EHCI;
182*4882a593Smuzhiyun 		__raw_writel(r, base + USB_INT_ENABLE);
183*4882a593Smuzhiyun 		wmb();
184*4882a593Smuzhiyun 	} else {
185*4882a593Smuzhiyun 		r = __raw_readl(base + USB_INT_ENABLE);
186*4882a593Smuzhiyun 		r &= ~USB_INTEN_EHCI;
187*4882a593Smuzhiyun 		__raw_writel(r, base + USB_INT_ENABLE);
188*4882a593Smuzhiyun 		wmb();
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL1);
191*4882a593Smuzhiyun 		r &= ~USB_DWC_CTRL1_HSTRS;
192*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL1);
193*4882a593Smuzhiyun 		wmb();
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL3);
196*4882a593Smuzhiyun 		r &= ~USB_DWC_CTRL3_EHCI0_CKEN;
197*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL3);
198*4882a593Smuzhiyun 		wmb();
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 		__au1300_usb_phyctl(base, enable);
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
__au1300_udc_control(void __iomem * base,int enable)204*4882a593Smuzhiyun static inline void __au1300_udc_control(void __iomem *base, int enable)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	unsigned long r;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (enable) {
209*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL1);
210*4882a593Smuzhiyun 		r |= USB_DWC_CTRL1_DCRS;
211*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL1);
212*4882a593Smuzhiyun 		wmb();
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 		__au1300_usb_phyctl(base, enable);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		r = __raw_readl(base + USB_INT_ENABLE);
217*4882a593Smuzhiyun 		r |= USB_INTEN_UDC;
218*4882a593Smuzhiyun 		__raw_writel(r, base + USB_INT_ENABLE);
219*4882a593Smuzhiyun 		wmb();
220*4882a593Smuzhiyun 	} else {
221*4882a593Smuzhiyun 		r = __raw_readl(base + USB_INT_ENABLE);
222*4882a593Smuzhiyun 		r &= ~USB_INTEN_UDC;
223*4882a593Smuzhiyun 		__raw_writel(r, base + USB_INT_ENABLE);
224*4882a593Smuzhiyun 		wmb();
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL1);
227*4882a593Smuzhiyun 		r &= ~USB_DWC_CTRL1_DCRS;
228*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL1);
229*4882a593Smuzhiyun 		wmb();
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		__au1300_usb_phyctl(base, enable);
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
__au1300_otg_control(void __iomem * base,int enable)235*4882a593Smuzhiyun static inline void __au1300_otg_control(void __iomem *base, int enable)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	unsigned long r;
238*4882a593Smuzhiyun 	if (enable) {
239*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL3);
240*4882a593Smuzhiyun 		r |= USB_DWC_CTRL3_OTG0_CKEN;
241*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL3);
242*4882a593Smuzhiyun 		wmb();
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL1);
245*4882a593Smuzhiyun 		r &= ~USB_DWC_CTRL1_OTGD;
246*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL1);
247*4882a593Smuzhiyun 		wmb();
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		__au1300_usb_phyctl(base, enable);
250*4882a593Smuzhiyun 	} else {
251*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL1);
252*4882a593Smuzhiyun 		r |= USB_DWC_CTRL1_OTGD;
253*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL1);
254*4882a593Smuzhiyun 		wmb();
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		r = __raw_readl(base + USB_DWC_CTRL3);
257*4882a593Smuzhiyun 		r &= ~USB_DWC_CTRL3_OTG0_CKEN;
258*4882a593Smuzhiyun 		__raw_writel(r, base + USB_DWC_CTRL3);
259*4882a593Smuzhiyun 		wmb();
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		__au1300_usb_phyctl(base, enable);
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
au1300_usb_control(int block,int enable)265*4882a593Smuzhiyun static inline int au1300_usb_control(int block, int enable)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	void __iomem *base =
268*4882a593Smuzhiyun 		(void __iomem *)KSEG1ADDR(AU1300_USB_CTL_PHYS_ADDR);
269*4882a593Smuzhiyun 	int ret = 0;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	switch (block) {
272*4882a593Smuzhiyun 	case ALCHEMY_USB_OHCI0:
273*4882a593Smuzhiyun 		__au1300_ohci_control(base, enable, 0);
274*4882a593Smuzhiyun 		break;
275*4882a593Smuzhiyun 	case ALCHEMY_USB_OHCI1:
276*4882a593Smuzhiyun 		__au1300_ohci_control(base, enable, 1);
277*4882a593Smuzhiyun 		break;
278*4882a593Smuzhiyun 	case ALCHEMY_USB_EHCI0:
279*4882a593Smuzhiyun 		__au1300_ehci_control(base, enable);
280*4882a593Smuzhiyun 		break;
281*4882a593Smuzhiyun 	case ALCHEMY_USB_UDC0:
282*4882a593Smuzhiyun 		__au1300_udc_control(base, enable);
283*4882a593Smuzhiyun 		break;
284*4882a593Smuzhiyun 	case ALCHEMY_USB_OTG0:
285*4882a593Smuzhiyun 		__au1300_otg_control(base, enable);
286*4882a593Smuzhiyun 		break;
287*4882a593Smuzhiyun 	default:
288*4882a593Smuzhiyun 		ret = -ENODEV;
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 	return ret;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
au1300_usb_init(void)293*4882a593Smuzhiyun static inline void au1300_usb_init(void)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	void __iomem *base =
296*4882a593Smuzhiyun 		(void __iomem *)KSEG1ADDR(AU1300_USB_CTL_PHYS_ADDR);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* set some sane defaults.  Note: we don't fiddle with DWC_CTRL4
299*4882a593Smuzhiyun 	 * here at all: Port 2 routing (EHCI or UDC) must be set either
300*4882a593Smuzhiyun 	 * by boot firmware or platform init code; I can't autodetect
301*4882a593Smuzhiyun 	 * a sane setting.
302*4882a593Smuzhiyun 	 */
303*4882a593Smuzhiyun 	__raw_writel(0, base + USB_INT_ENABLE); /* disable all USB irqs */
304*4882a593Smuzhiyun 	wmb();
305*4882a593Smuzhiyun 	__raw_writel(0, base + USB_DWC_CTRL3); /* disable all clocks */
306*4882a593Smuzhiyun 	wmb();
307*4882a593Smuzhiyun 	__raw_writel(~0, base + USB_MSR_ERR); /* clear all errors */
308*4882a593Smuzhiyun 	wmb();
309*4882a593Smuzhiyun 	__raw_writel(~0, base + USB_INT_STATUS); /* clear int status */
310*4882a593Smuzhiyun 	wmb();
311*4882a593Smuzhiyun 	/* set coherent access bit */
312*4882a593Smuzhiyun 	__raw_writel(USB_SBUS_CTRL_SBCA, base + USB_SBUS_CTRL);
313*4882a593Smuzhiyun 	wmb();
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
__au1200_ohci_control(void __iomem * base,int enable)316*4882a593Smuzhiyun static inline void __au1200_ohci_control(void __iomem *base, int enable)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	unsigned long r = __raw_readl(base + AU1200_USBCFG);
319*4882a593Smuzhiyun 	if (enable) {
320*4882a593Smuzhiyun 		__raw_writel(r | USBCFG_OCE, base + AU1200_USBCFG);
321*4882a593Smuzhiyun 		wmb();
322*4882a593Smuzhiyun 		udelay(2000);
323*4882a593Smuzhiyun 	} else {
324*4882a593Smuzhiyun 		__raw_writel(r & ~USBCFG_OCE, base + AU1200_USBCFG);
325*4882a593Smuzhiyun 		wmb();
326*4882a593Smuzhiyun 		udelay(1000);
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
__au1200_ehci_control(void __iomem * base,int enable)330*4882a593Smuzhiyun static inline void __au1200_ehci_control(void __iomem *base, int enable)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	unsigned long r = __raw_readl(base + AU1200_USBCFG);
333*4882a593Smuzhiyun 	if (enable) {
334*4882a593Smuzhiyun 		__raw_writel(r | USBCFG_ECE | USBCFG_PPE, base + AU1200_USBCFG);
335*4882a593Smuzhiyun 		wmb();
336*4882a593Smuzhiyun 		udelay(1000);
337*4882a593Smuzhiyun 	} else {
338*4882a593Smuzhiyun 		if (!(r & USBCFG_UCE))		/* UDC also off? */
339*4882a593Smuzhiyun 			r &= ~USBCFG_PPE;	/* yes: disable HS PHY PLL */
340*4882a593Smuzhiyun 		__raw_writel(r & ~USBCFG_ECE, base + AU1200_USBCFG);
341*4882a593Smuzhiyun 		wmb();
342*4882a593Smuzhiyun 		udelay(1000);
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
__au1200_udc_control(void __iomem * base,int enable)346*4882a593Smuzhiyun static inline void __au1200_udc_control(void __iomem *base, int enable)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	unsigned long r = __raw_readl(base + AU1200_USBCFG);
349*4882a593Smuzhiyun 	if (enable) {
350*4882a593Smuzhiyun 		__raw_writel(r | USBCFG_UCE | USBCFG_PPE, base + AU1200_USBCFG);
351*4882a593Smuzhiyun 		wmb();
352*4882a593Smuzhiyun 	} else {
353*4882a593Smuzhiyun 		if (!(r & USBCFG_ECE))		/* EHCI also off? */
354*4882a593Smuzhiyun 			r &= ~USBCFG_PPE;	/* yes: disable HS PHY PLL */
355*4882a593Smuzhiyun 		__raw_writel(r & ~USBCFG_UCE, base + AU1200_USBCFG);
356*4882a593Smuzhiyun 		wmb();
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
au1200_usb_control(int block,int enable)360*4882a593Smuzhiyun static inline int au1200_usb_control(int block, int enable)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	void __iomem *base =
363*4882a593Smuzhiyun 			(void __iomem *)KSEG1ADDR(AU1200_USB_CTL_PHYS_ADDR);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	switch (block) {
366*4882a593Smuzhiyun 	case ALCHEMY_USB_OHCI0:
367*4882a593Smuzhiyun 		__au1200_ohci_control(base, enable);
368*4882a593Smuzhiyun 		break;
369*4882a593Smuzhiyun 	case ALCHEMY_USB_UDC0:
370*4882a593Smuzhiyun 		__au1200_udc_control(base, enable);
371*4882a593Smuzhiyun 		break;
372*4882a593Smuzhiyun 	case ALCHEMY_USB_EHCI0:
373*4882a593Smuzhiyun 		__au1200_ehci_control(base, enable);
374*4882a593Smuzhiyun 		break;
375*4882a593Smuzhiyun 	default:
376*4882a593Smuzhiyun 		return -ENODEV;
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 	return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /* initialize USB block(s) to a known working state */
au1200_usb_init(void)383*4882a593Smuzhiyun static inline void au1200_usb_init(void)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	void __iomem *base =
386*4882a593Smuzhiyun 			(void __iomem *)KSEG1ADDR(AU1200_USB_CTL_PHYS_ADDR);
387*4882a593Smuzhiyun 	__raw_writel(USBCFG_INIT_AU1200, base + AU1200_USBCFG);
388*4882a593Smuzhiyun 	wmb();
389*4882a593Smuzhiyun 	udelay(1000);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun 
au1000_usb_init(unsigned long rb,int reg)392*4882a593Smuzhiyun static inline int au1000_usb_init(unsigned long rb, int reg)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	void __iomem *base = (void __iomem *)KSEG1ADDR(rb + reg);
395*4882a593Smuzhiyun 	unsigned long r = __raw_readl(base);
396*4882a593Smuzhiyun 	struct clk *c;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	/* 48MHz check. Don't init if no one can provide it */
399*4882a593Smuzhiyun 	c = clk_get(NULL, "usbh_clk");
400*4882a593Smuzhiyun 	if (IS_ERR(c))
401*4882a593Smuzhiyun 		return -ENODEV;
402*4882a593Smuzhiyun 	if (clk_round_rate(c, 48000000) != 48000000) {
403*4882a593Smuzhiyun 		clk_put(c);
404*4882a593Smuzhiyun 		return -ENODEV;
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 	if (clk_set_rate(c, 48000000)) {
407*4882a593Smuzhiyun 		clk_put(c);
408*4882a593Smuzhiyun 		return -ENODEV;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 	clk_put(c);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
413*4882a593Smuzhiyun 	r |= USBHEN_BE;
414*4882a593Smuzhiyun #endif
415*4882a593Smuzhiyun 	r |= USBHEN_C;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	__raw_writel(r, base);
418*4882a593Smuzhiyun 	wmb();
419*4882a593Smuzhiyun 	udelay(1000);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	return 0;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 
__au1xx0_ohci_control(int enable,unsigned long rb,int creg)425*4882a593Smuzhiyun static inline void __au1xx0_ohci_control(int enable, unsigned long rb, int creg)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	void __iomem *base = (void __iomem *)KSEG1ADDR(rb);
428*4882a593Smuzhiyun 	unsigned long r = __raw_readl(base + creg);
429*4882a593Smuzhiyun 	struct clk *c = clk_get(NULL, "usbh_clk");
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (IS_ERR(c))
432*4882a593Smuzhiyun 		return;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (enable) {
435*4882a593Smuzhiyun 		if (clk_prepare_enable(c))
436*4882a593Smuzhiyun 			goto out;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 		__raw_writel(r | USBHEN_CE, base + creg);
439*4882a593Smuzhiyun 		wmb();
440*4882a593Smuzhiyun 		udelay(1000);
441*4882a593Smuzhiyun 		__raw_writel(r | USBHEN_CE | USBHEN_E, base + creg);
442*4882a593Smuzhiyun 		wmb();
443*4882a593Smuzhiyun 		udelay(1000);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 		/* wait for reset complete (read reg twice: au1500 erratum) */
446*4882a593Smuzhiyun 		while (__raw_readl(base + creg),
447*4882a593Smuzhiyun 			!(__raw_readl(base + creg) & USBHEN_RD))
448*4882a593Smuzhiyun 			udelay(1000);
449*4882a593Smuzhiyun 	} else {
450*4882a593Smuzhiyun 		__raw_writel(r & ~(USBHEN_CE | USBHEN_E), base + creg);
451*4882a593Smuzhiyun 		wmb();
452*4882a593Smuzhiyun 		clk_disable_unprepare(c);
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun out:
455*4882a593Smuzhiyun 	clk_put(c);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
au1000_usb_control(int block,int enable,unsigned long rb,int creg)458*4882a593Smuzhiyun static inline int au1000_usb_control(int block, int enable, unsigned long rb,
459*4882a593Smuzhiyun 				     int creg)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	int ret = 0;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	switch (block) {
464*4882a593Smuzhiyun 	case ALCHEMY_USB_OHCI0:
465*4882a593Smuzhiyun 		__au1xx0_ohci_control(enable, rb, creg);
466*4882a593Smuzhiyun 		break;
467*4882a593Smuzhiyun 	default:
468*4882a593Smuzhiyun 		ret = -ENODEV;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 	return ret;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun /*
474*4882a593Smuzhiyun  * alchemy_usb_control - control Alchemy on-chip USB blocks
475*4882a593Smuzhiyun  * @block:	USB block to target
476*4882a593Smuzhiyun  * @enable:	set 1 to enable a block, 0 to disable
477*4882a593Smuzhiyun  */
alchemy_usb_control(int block,int enable)478*4882a593Smuzhiyun int alchemy_usb_control(int block, int enable)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	unsigned long flags;
481*4882a593Smuzhiyun 	int ret;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	spin_lock_irqsave(&alchemy_usb_lock, flags);
484*4882a593Smuzhiyun 	switch (alchemy_get_cputype()) {
485*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1000:
486*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1500:
487*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1100:
488*4882a593Smuzhiyun 		ret = au1000_usb_control(block, enable,
489*4882a593Smuzhiyun 			AU1000_USB_OHCI_PHYS_ADDR, AU1000_OHCICFG);
490*4882a593Smuzhiyun 		break;
491*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1550:
492*4882a593Smuzhiyun 		ret = au1000_usb_control(block, enable,
493*4882a593Smuzhiyun 			AU1550_USB_OHCI_PHYS_ADDR, AU1550_OHCICFG);
494*4882a593Smuzhiyun 		break;
495*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1200:
496*4882a593Smuzhiyun 		ret = au1200_usb_control(block, enable);
497*4882a593Smuzhiyun 		break;
498*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1300:
499*4882a593Smuzhiyun 		ret = au1300_usb_control(block, enable);
500*4882a593Smuzhiyun 		break;
501*4882a593Smuzhiyun 	default:
502*4882a593Smuzhiyun 		ret = -ENODEV;
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun 	spin_unlock_irqrestore(&alchemy_usb_lock, flags);
505*4882a593Smuzhiyun 	return ret;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(alchemy_usb_control);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun static unsigned long alchemy_usb_pmdata[2];
511*4882a593Smuzhiyun 
au1000_usb_pm(unsigned long br,int creg,int susp)512*4882a593Smuzhiyun static void au1000_usb_pm(unsigned long br, int creg, int susp)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	void __iomem *base = (void __iomem *)KSEG1ADDR(br);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if (susp) {
517*4882a593Smuzhiyun 		alchemy_usb_pmdata[0] = __raw_readl(base + creg);
518*4882a593Smuzhiyun 		/* There appears to be some undocumented reset register.... */
519*4882a593Smuzhiyun 		__raw_writel(0, base + 0x04);
520*4882a593Smuzhiyun 		wmb();
521*4882a593Smuzhiyun 		__raw_writel(0, base + creg);
522*4882a593Smuzhiyun 		wmb();
523*4882a593Smuzhiyun 	} else {
524*4882a593Smuzhiyun 		__raw_writel(alchemy_usb_pmdata[0], base + creg);
525*4882a593Smuzhiyun 		wmb();
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
au1200_usb_pm(int susp)529*4882a593Smuzhiyun static void au1200_usb_pm(int susp)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	void __iomem *base =
532*4882a593Smuzhiyun 			(void __iomem *)KSEG1ADDR(AU1200_USB_OTG_PHYS_ADDR);
533*4882a593Smuzhiyun 	if (susp) {
534*4882a593Smuzhiyun 		/* save OTG_CAP/MUX registers which indicate port routing */
535*4882a593Smuzhiyun 		/* FIXME: write an OTG driver to do that */
536*4882a593Smuzhiyun 		alchemy_usb_pmdata[0] = __raw_readl(base + 0x00);
537*4882a593Smuzhiyun 		alchemy_usb_pmdata[1] = __raw_readl(base + 0x04);
538*4882a593Smuzhiyun 	} else {
539*4882a593Smuzhiyun 		/* restore access to all MMIO areas */
540*4882a593Smuzhiyun 		au1200_usb_init();
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 		/* restore OTG_CAP/MUX registers */
543*4882a593Smuzhiyun 		__raw_writel(alchemy_usb_pmdata[0], base + 0x00);
544*4882a593Smuzhiyun 		__raw_writel(alchemy_usb_pmdata[1], base + 0x04);
545*4882a593Smuzhiyun 		wmb();
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
au1300_usb_pm(int susp)549*4882a593Smuzhiyun static void au1300_usb_pm(int susp)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	void __iomem *base =
552*4882a593Smuzhiyun 			(void __iomem *)KSEG1ADDR(AU1300_USB_CTL_PHYS_ADDR);
553*4882a593Smuzhiyun 	/* remember Port2 routing */
554*4882a593Smuzhiyun 	if (susp) {
555*4882a593Smuzhiyun 		alchemy_usb_pmdata[0] = __raw_readl(base + USB_DWC_CTRL4);
556*4882a593Smuzhiyun 	} else {
557*4882a593Smuzhiyun 		au1300_usb_init();
558*4882a593Smuzhiyun 		__raw_writel(alchemy_usb_pmdata[0], base + USB_DWC_CTRL4);
559*4882a593Smuzhiyun 		wmb();
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
alchemy_usb_pm(int susp)563*4882a593Smuzhiyun static void alchemy_usb_pm(int susp)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	switch (alchemy_get_cputype()) {
566*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1000:
567*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1500:
568*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1100:
569*4882a593Smuzhiyun 		au1000_usb_pm(AU1000_USB_OHCI_PHYS_ADDR, AU1000_OHCICFG, susp);
570*4882a593Smuzhiyun 		break;
571*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1550:
572*4882a593Smuzhiyun 		au1000_usb_pm(AU1550_USB_OHCI_PHYS_ADDR, AU1550_OHCICFG, susp);
573*4882a593Smuzhiyun 		break;
574*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1200:
575*4882a593Smuzhiyun 		au1200_usb_pm(susp);
576*4882a593Smuzhiyun 		break;
577*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1300:
578*4882a593Smuzhiyun 		au1300_usb_pm(susp);
579*4882a593Smuzhiyun 		break;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
alchemy_usb_suspend(void)583*4882a593Smuzhiyun static int alchemy_usb_suspend(void)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	alchemy_usb_pm(1);
586*4882a593Smuzhiyun 	return 0;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
alchemy_usb_resume(void)589*4882a593Smuzhiyun static void alchemy_usb_resume(void)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	alchemy_usb_pm(0);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun static struct syscore_ops alchemy_usb_pm_ops = {
595*4882a593Smuzhiyun 	.suspend	= alchemy_usb_suspend,
596*4882a593Smuzhiyun 	.resume		= alchemy_usb_resume,
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun 
alchemy_usb_init(void)599*4882a593Smuzhiyun static int __init alchemy_usb_init(void)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	int ret = 0;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	switch (alchemy_get_cputype()) {
604*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1000:
605*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1500:
606*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1100:
607*4882a593Smuzhiyun 		ret = au1000_usb_init(AU1000_USB_OHCI_PHYS_ADDR,
608*4882a593Smuzhiyun 				      AU1000_OHCICFG);
609*4882a593Smuzhiyun 		break;
610*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1550:
611*4882a593Smuzhiyun 		ret = au1000_usb_init(AU1550_USB_OHCI_PHYS_ADDR,
612*4882a593Smuzhiyun 				      AU1550_OHCICFG);
613*4882a593Smuzhiyun 		break;
614*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1200:
615*4882a593Smuzhiyun 		au1200_usb_init();
616*4882a593Smuzhiyun 		break;
617*4882a593Smuzhiyun 	case ALCHEMY_CPU_AU1300:
618*4882a593Smuzhiyun 		au1300_usb_init();
619*4882a593Smuzhiyun 		break;
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	if (!ret)
623*4882a593Smuzhiyun 		register_syscore_ops(&alchemy_usb_pm_ops);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	return ret;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun arch_initcall(alchemy_usb_init);
628