1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2007-2009, OpenWrt.org, Florian Fainelli <florian@openwrt.org>
3*4882a593Smuzhiyun * GPIOLIB support for Alchemy chips.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the
7*4882a593Smuzhiyun * Free Software Foundation; either version 2 of the License, or (at your
8*4882a593Smuzhiyun * option) any later version.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
11*4882a593Smuzhiyun * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
12*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
13*4882a593Smuzhiyun * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
14*4882a593Smuzhiyun * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
15*4882a593Smuzhiyun * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
16*4882a593Smuzhiyun * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
17*4882a593Smuzhiyun * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
18*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
19*4882a593Smuzhiyun * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License along
22*4882a593Smuzhiyun * with this program; if not, write to the Free Software Foundation, Inc.,
23*4882a593Smuzhiyun * 675 Mass Ave, Cambridge, MA 02139, USA.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * Notes :
26*4882a593Smuzhiyun * This file must ONLY be built when CONFIG_GPIOLIB=y and
27*4882a593Smuzhiyun * CONFIG_ALCHEMY_GPIO_INDIRECT=n, otherwise compilation will fail!
28*4882a593Smuzhiyun * au1000 SoC have only one GPIO block : GPIO1
29*4882a593Smuzhiyun * Au1100, Au15x0, Au12x0 have a second one : GPIO2
30*4882a593Smuzhiyun * Au1300 is totally different: 1 block with up to 128 GPIOs
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <linux/init.h>
34*4882a593Smuzhiyun #include <linux/kernel.h>
35*4882a593Smuzhiyun #include <linux/types.h>
36*4882a593Smuzhiyun #include <linux/gpio.h>
37*4882a593Smuzhiyun #include <asm/mach-au1x00/gpio-au1000.h>
38*4882a593Smuzhiyun #include <asm/mach-au1x00/gpio-au1300.h>
39*4882a593Smuzhiyun
gpio2_get(struct gpio_chip * chip,unsigned offset)40*4882a593Smuzhiyun static int gpio2_get(struct gpio_chip *chip, unsigned offset)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun return !!alchemy_gpio2_get_value(offset + ALCHEMY_GPIO2_BASE);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
gpio2_set(struct gpio_chip * chip,unsigned offset,int value)45*4882a593Smuzhiyun static void gpio2_set(struct gpio_chip *chip, unsigned offset, int value)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun alchemy_gpio2_set_value(offset + ALCHEMY_GPIO2_BASE, value);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
gpio2_direction_input(struct gpio_chip * chip,unsigned offset)50*4882a593Smuzhiyun static int gpio2_direction_input(struct gpio_chip *chip, unsigned offset)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun return alchemy_gpio2_direction_input(offset + ALCHEMY_GPIO2_BASE);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
gpio2_direction_output(struct gpio_chip * chip,unsigned offset,int value)55*4882a593Smuzhiyun static int gpio2_direction_output(struct gpio_chip *chip, unsigned offset,
56*4882a593Smuzhiyun int value)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun return alchemy_gpio2_direction_output(offset + ALCHEMY_GPIO2_BASE,
59*4882a593Smuzhiyun value);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
gpio2_to_irq(struct gpio_chip * chip,unsigned offset)62*4882a593Smuzhiyun static int gpio2_to_irq(struct gpio_chip *chip, unsigned offset)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun return alchemy_gpio2_to_irq(offset + ALCHEMY_GPIO2_BASE);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun
gpio1_get(struct gpio_chip * chip,unsigned offset)68*4882a593Smuzhiyun static int gpio1_get(struct gpio_chip *chip, unsigned offset)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun return !!alchemy_gpio1_get_value(offset + ALCHEMY_GPIO1_BASE);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
gpio1_set(struct gpio_chip * chip,unsigned offset,int value)73*4882a593Smuzhiyun static void gpio1_set(struct gpio_chip *chip,
74*4882a593Smuzhiyun unsigned offset, int value)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun alchemy_gpio1_set_value(offset + ALCHEMY_GPIO1_BASE, value);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
gpio1_direction_input(struct gpio_chip * chip,unsigned offset)79*4882a593Smuzhiyun static int gpio1_direction_input(struct gpio_chip *chip, unsigned offset)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun return alchemy_gpio1_direction_input(offset + ALCHEMY_GPIO1_BASE);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
gpio1_direction_output(struct gpio_chip * chip,unsigned offset,int value)84*4882a593Smuzhiyun static int gpio1_direction_output(struct gpio_chip *chip,
85*4882a593Smuzhiyun unsigned offset, int value)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun return alchemy_gpio1_direction_output(offset + ALCHEMY_GPIO1_BASE,
88*4882a593Smuzhiyun value);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
gpio1_to_irq(struct gpio_chip * chip,unsigned offset)91*4882a593Smuzhiyun static int gpio1_to_irq(struct gpio_chip *chip, unsigned offset)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun return alchemy_gpio1_to_irq(offset + ALCHEMY_GPIO1_BASE);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct gpio_chip alchemy_gpio_chip[] = {
97*4882a593Smuzhiyun [0] = {
98*4882a593Smuzhiyun .label = "alchemy-gpio1",
99*4882a593Smuzhiyun .direction_input = gpio1_direction_input,
100*4882a593Smuzhiyun .direction_output = gpio1_direction_output,
101*4882a593Smuzhiyun .get = gpio1_get,
102*4882a593Smuzhiyun .set = gpio1_set,
103*4882a593Smuzhiyun .to_irq = gpio1_to_irq,
104*4882a593Smuzhiyun .base = ALCHEMY_GPIO1_BASE,
105*4882a593Smuzhiyun .ngpio = ALCHEMY_GPIO1_NUM,
106*4882a593Smuzhiyun },
107*4882a593Smuzhiyun [1] = {
108*4882a593Smuzhiyun .label = "alchemy-gpio2",
109*4882a593Smuzhiyun .direction_input = gpio2_direction_input,
110*4882a593Smuzhiyun .direction_output = gpio2_direction_output,
111*4882a593Smuzhiyun .get = gpio2_get,
112*4882a593Smuzhiyun .set = gpio2_set,
113*4882a593Smuzhiyun .to_irq = gpio2_to_irq,
114*4882a593Smuzhiyun .base = ALCHEMY_GPIO2_BASE,
115*4882a593Smuzhiyun .ngpio = ALCHEMY_GPIO2_NUM,
116*4882a593Smuzhiyun },
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
alchemy_gpic_get(struct gpio_chip * chip,unsigned int off)119*4882a593Smuzhiyun static int alchemy_gpic_get(struct gpio_chip *chip, unsigned int off)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun return !!au1300_gpio_get_value(off + AU1300_GPIO_BASE);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
alchemy_gpic_set(struct gpio_chip * chip,unsigned int off,int v)124*4882a593Smuzhiyun static void alchemy_gpic_set(struct gpio_chip *chip, unsigned int off, int v)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun au1300_gpio_set_value(off + AU1300_GPIO_BASE, v);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
alchemy_gpic_dir_input(struct gpio_chip * chip,unsigned int off)129*4882a593Smuzhiyun static int alchemy_gpic_dir_input(struct gpio_chip *chip, unsigned int off)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun return au1300_gpio_direction_input(off + AU1300_GPIO_BASE);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
alchemy_gpic_dir_output(struct gpio_chip * chip,unsigned int off,int v)134*4882a593Smuzhiyun static int alchemy_gpic_dir_output(struct gpio_chip *chip, unsigned int off,
135*4882a593Smuzhiyun int v)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun return au1300_gpio_direction_output(off + AU1300_GPIO_BASE, v);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
alchemy_gpic_gpio_to_irq(struct gpio_chip * chip,unsigned int off)140*4882a593Smuzhiyun static int alchemy_gpic_gpio_to_irq(struct gpio_chip *chip, unsigned int off)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun return au1300_gpio_to_irq(off + AU1300_GPIO_BASE);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static struct gpio_chip au1300_gpiochip = {
146*4882a593Smuzhiyun .label = "alchemy-gpic",
147*4882a593Smuzhiyun .direction_input = alchemy_gpic_dir_input,
148*4882a593Smuzhiyun .direction_output = alchemy_gpic_dir_output,
149*4882a593Smuzhiyun .get = alchemy_gpic_get,
150*4882a593Smuzhiyun .set = alchemy_gpic_set,
151*4882a593Smuzhiyun .to_irq = alchemy_gpic_gpio_to_irq,
152*4882a593Smuzhiyun .base = AU1300_GPIO_BASE,
153*4882a593Smuzhiyun .ngpio = AU1300_GPIO_NUM,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
alchemy_gpiochip_init(void)156*4882a593Smuzhiyun static int __init alchemy_gpiochip_init(void)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun int ret = 0;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun switch (alchemy_get_cputype()) {
161*4882a593Smuzhiyun case ALCHEMY_CPU_AU1000:
162*4882a593Smuzhiyun ret = gpiochip_add_data(&alchemy_gpio_chip[0], NULL);
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun case ALCHEMY_CPU_AU1500...ALCHEMY_CPU_AU1200:
165*4882a593Smuzhiyun ret = gpiochip_add_data(&alchemy_gpio_chip[0], NULL);
166*4882a593Smuzhiyun ret |= gpiochip_add_data(&alchemy_gpio_chip[1], NULL);
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun case ALCHEMY_CPU_AU1300:
169*4882a593Smuzhiyun ret = gpiochip_add_data(&au1300_gpiochip, NULL);
170*4882a593Smuzhiyun break;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun return ret;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun arch_initcall(alchemy_gpiochip_init);
175