1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Support for indirect PCI bridges.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1998 Gabriel Paubert.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/string.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <asm/pci-bridge.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun static int
indirect_read_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 * val)18*4882a593Smuzhiyun indirect_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
19*4882a593Smuzhiyun int len, u32 *val)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun struct pci_controller *hose = pci_bus_to_host(bus);
22*4882a593Smuzhiyun volatile void __iomem *cfg_data;
23*4882a593Smuzhiyun u8 cfg_type = 0;
24*4882a593Smuzhiyun u32 bus_no, reg;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun if (hose->indirect_type & INDIRECT_TYPE_NO_PCIE_LINK) {
27*4882a593Smuzhiyun if (bus->number != hose->first_busno)
28*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
29*4882a593Smuzhiyun if (devfn != 0)
30*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun if (hose->indirect_type & INDIRECT_TYPE_SET_CFG_TYPE)
34*4882a593Smuzhiyun if (bus->number != hose->first_busno)
35*4882a593Smuzhiyun cfg_type = 1;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun bus_no = (bus->number == hose->first_busno) ?
38*4882a593Smuzhiyun hose->self_busno : bus->number;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun if (hose->indirect_type & INDIRECT_TYPE_EXT_REG)
41*4882a593Smuzhiyun reg = ((offset & 0xf00) << 16) | (offset & 0xfc);
42*4882a593Smuzhiyun else
43*4882a593Smuzhiyun reg = offset & 0xfc; /* Only 3 bits for function */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (hose->indirect_type & INDIRECT_TYPE_BIG_ENDIAN)
46*4882a593Smuzhiyun out_be32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
47*4882a593Smuzhiyun (devfn << 8) | reg | cfg_type));
48*4882a593Smuzhiyun else
49*4882a593Smuzhiyun out_le32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
50*4882a593Smuzhiyun (devfn << 8) | reg | cfg_type));
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun * Note: the caller has already checked that offset is
54*4882a593Smuzhiyun * suitably aligned and that len is 1, 2 or 4.
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun cfg_data = hose->cfg_data + (offset & 3); /* Only 3 bits for function */
57*4882a593Smuzhiyun switch (len) {
58*4882a593Smuzhiyun case 1:
59*4882a593Smuzhiyun *val = in_8(cfg_data);
60*4882a593Smuzhiyun break;
61*4882a593Smuzhiyun case 2:
62*4882a593Smuzhiyun *val = in_le16(cfg_data);
63*4882a593Smuzhiyun break;
64*4882a593Smuzhiyun default:
65*4882a593Smuzhiyun *val = in_le32(cfg_data);
66*4882a593Smuzhiyun break;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static int
indirect_write_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 val)72*4882a593Smuzhiyun indirect_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
73*4882a593Smuzhiyun int len, u32 val)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct pci_controller *hose = pci_bus_to_host(bus);
76*4882a593Smuzhiyun volatile void __iomem *cfg_data;
77*4882a593Smuzhiyun u8 cfg_type = 0;
78*4882a593Smuzhiyun u32 bus_no, reg;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (hose->indirect_type & INDIRECT_TYPE_NO_PCIE_LINK) {
81*4882a593Smuzhiyun if (bus->number != hose->first_busno)
82*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
83*4882a593Smuzhiyun if (devfn != 0)
84*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun if (hose->indirect_type & INDIRECT_TYPE_SET_CFG_TYPE)
88*4882a593Smuzhiyun if (bus->number != hose->first_busno)
89*4882a593Smuzhiyun cfg_type = 1;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun bus_no = (bus->number == hose->first_busno) ?
92*4882a593Smuzhiyun hose->self_busno : bus->number;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if (hose->indirect_type & INDIRECT_TYPE_EXT_REG)
95*4882a593Smuzhiyun reg = ((offset & 0xf00) << 16) | (offset & 0xfc);
96*4882a593Smuzhiyun else
97*4882a593Smuzhiyun reg = offset & 0xfc;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (hose->indirect_type & INDIRECT_TYPE_BIG_ENDIAN)
100*4882a593Smuzhiyun out_be32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
101*4882a593Smuzhiyun (devfn << 8) | reg | cfg_type));
102*4882a593Smuzhiyun else
103*4882a593Smuzhiyun out_le32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
104*4882a593Smuzhiyun (devfn << 8) | reg | cfg_type));
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* suppress setting of PCI_PRIMARY_BUS */
107*4882a593Smuzhiyun if (hose->indirect_type & INDIRECT_TYPE_SURPRESS_PRIMARY_BUS)
108*4882a593Smuzhiyun if ((offset == PCI_PRIMARY_BUS) &&
109*4882a593Smuzhiyun (bus->number == hose->first_busno))
110*4882a593Smuzhiyun val &= 0xffffff00;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Workaround for PCI_28 Errata in 440EPx/GRx */
113*4882a593Smuzhiyun if ((hose->indirect_type & INDIRECT_TYPE_BROKEN_MRM) &&
114*4882a593Smuzhiyun offset == PCI_CACHE_LINE_SIZE) {
115*4882a593Smuzhiyun val = 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun * Note: the caller has already checked that offset is
120*4882a593Smuzhiyun * suitably aligned and that len is 1, 2 or 4.
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun cfg_data = hose->cfg_data + (offset & 3);
123*4882a593Smuzhiyun switch (len) {
124*4882a593Smuzhiyun case 1:
125*4882a593Smuzhiyun out_8(cfg_data, val);
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun case 2:
128*4882a593Smuzhiyun out_le16(cfg_data, val);
129*4882a593Smuzhiyun break;
130*4882a593Smuzhiyun default:
131*4882a593Smuzhiyun out_le32(cfg_data, val);
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static struct pci_ops indirect_pci_ops = {
139*4882a593Smuzhiyun .read = indirect_read_config,
140*4882a593Smuzhiyun .write = indirect_write_config,
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun void __init
setup_indirect_pci(struct pci_controller * hose,resource_size_t cfg_addr,resource_size_t cfg_data,u32 flags)144*4882a593Smuzhiyun setup_indirect_pci(struct pci_controller *hose,
145*4882a593Smuzhiyun resource_size_t cfg_addr,
146*4882a593Smuzhiyun resource_size_t cfg_data, u32 flags)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun resource_size_t base = cfg_addr & PAGE_MASK;
149*4882a593Smuzhiyun void __iomem *mbase;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun mbase = ioremap(base, PAGE_SIZE);
152*4882a593Smuzhiyun hose->cfg_addr = mbase + (cfg_addr & ~PAGE_MASK);
153*4882a593Smuzhiyun if ((cfg_data & PAGE_MASK) != base)
154*4882a593Smuzhiyun mbase = ioremap(cfg_data & PAGE_MASK, PAGE_SIZE);
155*4882a593Smuzhiyun hose->cfg_data = mbase + (cfg_data & ~PAGE_MASK);
156*4882a593Smuzhiyun hose->ops = &indirect_pci_ops;
157*4882a593Smuzhiyun hose->indirect_type = flags;
158*4882a593Smuzhiyun }
159