xref: /OK3568_Linux_fs/kernel/arch/microblaze/boot/dts/system.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Generator version: 1.1
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright 2007-2008 Xilinx, Inc.
6*4882a593Smuzhiyun * (C) Copyright 2007-2009 Michal Simek
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Michal SIMEK <monstr@monstr.eu>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * CAUTION: This file is automatically generated by libgen.
11*4882a593Smuzhiyun * Version: Xilinx EDK 10.1.03 EDK_K_SP3.6
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * XPS project directory: Xilinx-ML505-ll_temac-sgdma-MMU-FDT-edk101
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun/dts-v1/;
17*4882a593Smuzhiyun/ {
18*4882a593Smuzhiyun	#address-cells = <1>;
19*4882a593Smuzhiyun	#size-cells = <1>;
20*4882a593Smuzhiyun	compatible = "xlnx,microblaze";
21*4882a593Smuzhiyun	model = "testing";
22*4882a593Smuzhiyun	DDR2_SDRAM: memory@90000000 {
23*4882a593Smuzhiyun		device_type = "memory";
24*4882a593Smuzhiyun		reg = < 0x90000000 0x10000000 >;
25*4882a593Smuzhiyun	} ;
26*4882a593Smuzhiyun	aliases {
27*4882a593Smuzhiyun		ethernet0 = &Hard_Ethernet_MAC;
28*4882a593Smuzhiyun		serial0 = &RS232_Uart_1;
29*4882a593Smuzhiyun	} ;
30*4882a593Smuzhiyun	chosen {
31*4882a593Smuzhiyun		bootargs = "console=ttyUL0,115200 highres=on";
32*4882a593Smuzhiyun		stdout-path = "/plb@0/serial@84000000";
33*4882a593Smuzhiyun	} ;
34*4882a593Smuzhiyun	cpus {
35*4882a593Smuzhiyun		#address-cells = <1>;
36*4882a593Smuzhiyun		#cpus = <0x1>;
37*4882a593Smuzhiyun		#size-cells = <0>;
38*4882a593Smuzhiyun		microblaze_0: cpu@0 {
39*4882a593Smuzhiyun			clock-frequency = <125000000>;
40*4882a593Smuzhiyun			compatible = "xlnx,microblaze-7.10.d";
41*4882a593Smuzhiyun			d-cache-baseaddr = <0x90000000>;
42*4882a593Smuzhiyun			d-cache-highaddr = <0x9fffffff>;
43*4882a593Smuzhiyun			d-cache-line-size = <0x10>;
44*4882a593Smuzhiyun			d-cache-size = <0x2000>;
45*4882a593Smuzhiyun			device_type = "cpu";
46*4882a593Smuzhiyun			i-cache-baseaddr = <0x90000000>;
47*4882a593Smuzhiyun			i-cache-highaddr = <0x9fffffff>;
48*4882a593Smuzhiyun			i-cache-line-size = <0x10>;
49*4882a593Smuzhiyun			i-cache-size = <0x2000>;
50*4882a593Smuzhiyun			model = "microblaze,7.10.d";
51*4882a593Smuzhiyun			reg = <0>;
52*4882a593Smuzhiyun			timebase-frequency = <125000000>;
53*4882a593Smuzhiyun			xlnx,addr-tag-bits = <0xf>;
54*4882a593Smuzhiyun			xlnx,allow-dcache-wr = <0x1>;
55*4882a593Smuzhiyun			xlnx,allow-icache-wr = <0x1>;
56*4882a593Smuzhiyun			xlnx,area-optimized = <0x0>;
57*4882a593Smuzhiyun			xlnx,cache-byte-size = <0x2000>;
58*4882a593Smuzhiyun			xlnx,d-lmb = <0x1>;
59*4882a593Smuzhiyun			xlnx,d-opb = <0x0>;
60*4882a593Smuzhiyun			xlnx,d-plb = <0x1>;
61*4882a593Smuzhiyun			xlnx,data-size = <0x20>;
62*4882a593Smuzhiyun			xlnx,dcache-addr-tag = <0xf>;
63*4882a593Smuzhiyun			xlnx,dcache-always-used = <0x1>;
64*4882a593Smuzhiyun			xlnx,dcache-byte-size = <0x2000>;
65*4882a593Smuzhiyun			xlnx,dcache-line-len = <0x4>;
66*4882a593Smuzhiyun			xlnx,dcache-use-fsl = <0x1>;
67*4882a593Smuzhiyun			xlnx,debug-enabled = <0x1>;
68*4882a593Smuzhiyun			xlnx,div-zero-exception = <0x1>;
69*4882a593Smuzhiyun			xlnx,dopb-bus-exception = <0x0>;
70*4882a593Smuzhiyun			xlnx,dynamic-bus-sizing = <0x1>;
71*4882a593Smuzhiyun			xlnx,edge-is-positive = <0x1>;
72*4882a593Smuzhiyun			xlnx,family = "virtex5";
73*4882a593Smuzhiyun			xlnx,endianness = <0x1>;
74*4882a593Smuzhiyun			xlnx,fpu-exception = <0x1>;
75*4882a593Smuzhiyun			xlnx,fsl-data-size = <0x20>;
76*4882a593Smuzhiyun			xlnx,fsl-exception = <0x0>;
77*4882a593Smuzhiyun			xlnx,fsl-links = <0x0>;
78*4882a593Smuzhiyun			xlnx,i-lmb = <0x1>;
79*4882a593Smuzhiyun			xlnx,i-opb = <0x0>;
80*4882a593Smuzhiyun			xlnx,i-plb = <0x1>;
81*4882a593Smuzhiyun			xlnx,icache-always-used = <0x1>;
82*4882a593Smuzhiyun			xlnx,icache-line-len = <0x4>;
83*4882a593Smuzhiyun			xlnx,icache-use-fsl = <0x1>;
84*4882a593Smuzhiyun			xlnx,ill-opcode-exception = <0x1>;
85*4882a593Smuzhiyun			xlnx,instance = "microblaze_0";
86*4882a593Smuzhiyun			xlnx,interconnect = <0x1>;
87*4882a593Smuzhiyun			xlnx,interrupt-is-edge = <0x0>;
88*4882a593Smuzhiyun			xlnx,iopb-bus-exception = <0x0>;
89*4882a593Smuzhiyun			xlnx,mmu-dtlb-size = <0x4>;
90*4882a593Smuzhiyun			xlnx,mmu-itlb-size = <0x2>;
91*4882a593Smuzhiyun			xlnx,mmu-tlb-access = <0x3>;
92*4882a593Smuzhiyun			xlnx,mmu-zones = <0x10>;
93*4882a593Smuzhiyun			xlnx,number-of-pc-brk = <0x1>;
94*4882a593Smuzhiyun			xlnx,number-of-rd-addr-brk = <0x0>;
95*4882a593Smuzhiyun			xlnx,number-of-wr-addr-brk = <0x0>;
96*4882a593Smuzhiyun			xlnx,opcode-0x0-illegal = <0x1>;
97*4882a593Smuzhiyun			xlnx,pvr = <0x2>;
98*4882a593Smuzhiyun			xlnx,pvr-user1 = <0x0>;
99*4882a593Smuzhiyun			xlnx,pvr-user2 = <0x0>;
100*4882a593Smuzhiyun			xlnx,reset-msr = <0x0>;
101*4882a593Smuzhiyun			xlnx,sco = <0x0>;
102*4882a593Smuzhiyun			xlnx,unaligned-exceptions = <0x1>;
103*4882a593Smuzhiyun			xlnx,use-barrel = <0x1>;
104*4882a593Smuzhiyun			xlnx,use-dcache = <0x1>;
105*4882a593Smuzhiyun			xlnx,use-div = <0x1>;
106*4882a593Smuzhiyun			xlnx,use-ext-brk = <0x1>;
107*4882a593Smuzhiyun			xlnx,use-ext-nm-brk = <0x1>;
108*4882a593Smuzhiyun			xlnx,use-extended-fsl-instr = <0x0>;
109*4882a593Smuzhiyun			xlnx,use-fpu = <0x2>;
110*4882a593Smuzhiyun			xlnx,use-hw-mul = <0x2>;
111*4882a593Smuzhiyun			xlnx,use-icache = <0x1>;
112*4882a593Smuzhiyun			xlnx,use-interrupt = <0x1>;
113*4882a593Smuzhiyun			xlnx,use-mmu = <0x3>;
114*4882a593Smuzhiyun			xlnx,use-msr-instr = <0x1>;
115*4882a593Smuzhiyun			xlnx,use-pcmp-instr = <0x1>;
116*4882a593Smuzhiyun		} ;
117*4882a593Smuzhiyun	} ;
118*4882a593Smuzhiyun	mb_plb: plb@0 {
119*4882a593Smuzhiyun		#address-cells = <1>;
120*4882a593Smuzhiyun		#size-cells = <1>;
121*4882a593Smuzhiyun		compatible = "xlnx,plb-v46-1.03.a", "xlnx,plb-v46-1.00.a", "simple-bus";
122*4882a593Smuzhiyun		ranges ;
123*4882a593Smuzhiyun		FLASH: flash@a0000000 {
124*4882a593Smuzhiyun			bank-width = <2>;
125*4882a593Smuzhiyun			compatible = "xlnx,xps-mch-emc-2.00.a", "cfi-flash";
126*4882a593Smuzhiyun			reg = < 0xa0000000 0x2000000 >;
127*4882a593Smuzhiyun			xlnx,family = "virtex5";
128*4882a593Smuzhiyun			xlnx,include-datawidth-matching-0 = <0x1>;
129*4882a593Smuzhiyun			xlnx,include-datawidth-matching-1 = <0x0>;
130*4882a593Smuzhiyun			xlnx,include-datawidth-matching-2 = <0x0>;
131*4882a593Smuzhiyun			xlnx,include-datawidth-matching-3 = <0x0>;
132*4882a593Smuzhiyun			xlnx,include-negedge-ioregs = <0x0>;
133*4882a593Smuzhiyun			xlnx,include-plb-ipif = <0x1>;
134*4882a593Smuzhiyun			xlnx,include-wrbuf = <0x1>;
135*4882a593Smuzhiyun			xlnx,max-mem-width = <0x10>;
136*4882a593Smuzhiyun			xlnx,mch-native-dwidth = <0x20>;
137*4882a593Smuzhiyun			xlnx,mch-plb-clk-period-ps = <0x1f40>;
138*4882a593Smuzhiyun			xlnx,mch-splb-awidth = <0x20>;
139*4882a593Smuzhiyun			xlnx,mch0-accessbuf-depth = <0x10>;
140*4882a593Smuzhiyun			xlnx,mch0-protocol = <0x0>;
141*4882a593Smuzhiyun			xlnx,mch0-rddatabuf-depth = <0x10>;
142*4882a593Smuzhiyun			xlnx,mch1-accessbuf-depth = <0x10>;
143*4882a593Smuzhiyun			xlnx,mch1-protocol = <0x0>;
144*4882a593Smuzhiyun			xlnx,mch1-rddatabuf-depth = <0x10>;
145*4882a593Smuzhiyun			xlnx,mch2-accessbuf-depth = <0x10>;
146*4882a593Smuzhiyun			xlnx,mch2-protocol = <0x0>;
147*4882a593Smuzhiyun			xlnx,mch2-rddatabuf-depth = <0x10>;
148*4882a593Smuzhiyun			xlnx,mch3-accessbuf-depth = <0x10>;
149*4882a593Smuzhiyun			xlnx,mch3-protocol = <0x0>;
150*4882a593Smuzhiyun			xlnx,mch3-rddatabuf-depth = <0x10>;
151*4882a593Smuzhiyun			xlnx,mem0-width = <0x10>;
152*4882a593Smuzhiyun			xlnx,mem1-width = <0x20>;
153*4882a593Smuzhiyun			xlnx,mem2-width = <0x20>;
154*4882a593Smuzhiyun			xlnx,mem3-width = <0x20>;
155*4882a593Smuzhiyun			xlnx,num-banks-mem = <0x1>;
156*4882a593Smuzhiyun			xlnx,num-channels = <0x0>;
157*4882a593Smuzhiyun			xlnx,priority-mode = <0x0>;
158*4882a593Smuzhiyun			xlnx,synch-mem-0 = <0x0>;
159*4882a593Smuzhiyun			xlnx,synch-mem-1 = <0x0>;
160*4882a593Smuzhiyun			xlnx,synch-mem-2 = <0x0>;
161*4882a593Smuzhiyun			xlnx,synch-mem-3 = <0x0>;
162*4882a593Smuzhiyun			xlnx,synch-pipedelay-0 = <0x2>;
163*4882a593Smuzhiyun			xlnx,synch-pipedelay-1 = <0x2>;
164*4882a593Smuzhiyun			xlnx,synch-pipedelay-2 = <0x2>;
165*4882a593Smuzhiyun			xlnx,synch-pipedelay-3 = <0x2>;
166*4882a593Smuzhiyun			xlnx,tavdv-ps-mem-0 = <0x1adb0>;
167*4882a593Smuzhiyun			xlnx,tavdv-ps-mem-1 = <0x3a98>;
168*4882a593Smuzhiyun			xlnx,tavdv-ps-mem-2 = <0x3a98>;
169*4882a593Smuzhiyun			xlnx,tavdv-ps-mem-3 = <0x3a98>;
170*4882a593Smuzhiyun			xlnx,tcedv-ps-mem-0 = <0x1adb0>;
171*4882a593Smuzhiyun			xlnx,tcedv-ps-mem-1 = <0x3a98>;
172*4882a593Smuzhiyun			xlnx,tcedv-ps-mem-2 = <0x3a98>;
173*4882a593Smuzhiyun			xlnx,tcedv-ps-mem-3 = <0x3a98>;
174*4882a593Smuzhiyun			xlnx,thzce-ps-mem-0 = <0x88b8>;
175*4882a593Smuzhiyun			xlnx,thzce-ps-mem-1 = <0x1b58>;
176*4882a593Smuzhiyun			xlnx,thzce-ps-mem-2 = <0x1b58>;
177*4882a593Smuzhiyun			xlnx,thzce-ps-mem-3 = <0x1b58>;
178*4882a593Smuzhiyun			xlnx,thzoe-ps-mem-0 = <0x1b58>;
179*4882a593Smuzhiyun			xlnx,thzoe-ps-mem-1 = <0x1b58>;
180*4882a593Smuzhiyun			xlnx,thzoe-ps-mem-2 = <0x1b58>;
181*4882a593Smuzhiyun			xlnx,thzoe-ps-mem-3 = <0x1b58>;
182*4882a593Smuzhiyun			xlnx,tlzwe-ps-mem-0 = <0x88b8>;
183*4882a593Smuzhiyun			xlnx,tlzwe-ps-mem-1 = <0x0>;
184*4882a593Smuzhiyun			xlnx,tlzwe-ps-mem-2 = <0x0>;
185*4882a593Smuzhiyun			xlnx,tlzwe-ps-mem-3 = <0x0>;
186*4882a593Smuzhiyun			xlnx,twc-ps-mem-0 = <0x2af8>;
187*4882a593Smuzhiyun			xlnx,twc-ps-mem-1 = <0x3a98>;
188*4882a593Smuzhiyun			xlnx,twc-ps-mem-2 = <0x3a98>;
189*4882a593Smuzhiyun			xlnx,twc-ps-mem-3 = <0x3a98>;
190*4882a593Smuzhiyun			xlnx,twp-ps-mem-0 = <0x11170>;
191*4882a593Smuzhiyun			xlnx,twp-ps-mem-1 = <0x2ee0>;
192*4882a593Smuzhiyun			xlnx,twp-ps-mem-2 = <0x2ee0>;
193*4882a593Smuzhiyun			xlnx,twp-ps-mem-3 = <0x2ee0>;
194*4882a593Smuzhiyun			xlnx,xcl0-linesize = <0x4>;
195*4882a593Smuzhiyun			xlnx,xcl0-writexfer = <0x1>;
196*4882a593Smuzhiyun			xlnx,xcl1-linesize = <0x4>;
197*4882a593Smuzhiyun			xlnx,xcl1-writexfer = <0x1>;
198*4882a593Smuzhiyun			xlnx,xcl2-linesize = <0x4>;
199*4882a593Smuzhiyun			xlnx,xcl2-writexfer = <0x1>;
200*4882a593Smuzhiyun			xlnx,xcl3-linesize = <0x4>;
201*4882a593Smuzhiyun			xlnx,xcl3-writexfer = <0x1>;
202*4882a593Smuzhiyun		} ;
203*4882a593Smuzhiyun		Hard_Ethernet_MAC: xps-ll-temac@81c00000 {
204*4882a593Smuzhiyun			#address-cells = <1>;
205*4882a593Smuzhiyun			#size-cells = <1>;
206*4882a593Smuzhiyun			compatible = "xlnx,compound";
207*4882a593Smuzhiyun			ranges ;
208*4882a593Smuzhiyun			ethernet@81c00000 {
209*4882a593Smuzhiyun				compatible = "xlnx,xps-ll-temac-1.01.b", "xlnx,xps-ll-temac-1.00.a";
210*4882a593Smuzhiyun				interrupt-parent = <&xps_intc_0>;
211*4882a593Smuzhiyun				interrupts = < 5 2 >;
212*4882a593Smuzhiyun				llink-connected = <&PIM3>;
213*4882a593Smuzhiyun				local-mac-address = [ 00 0a 35 00 00 00 ];
214*4882a593Smuzhiyun				reg = < 0x81c00000 0x40 >;
215*4882a593Smuzhiyun				xlnx,bus2core-clk-ratio = <0x1>;
216*4882a593Smuzhiyun				xlnx,phy-type = <0x1>;
217*4882a593Smuzhiyun				xlnx,phyaddr = <0x1>;
218*4882a593Smuzhiyun				xlnx,rxcsum = <0x0>;
219*4882a593Smuzhiyun				xlnx,rxfifo = <0x1000>;
220*4882a593Smuzhiyun				xlnx,temac-type = <0x0>;
221*4882a593Smuzhiyun				xlnx,txcsum = <0x0>;
222*4882a593Smuzhiyun				xlnx,txfifo = <0x1000>;
223*4882a593Smuzhiyun			} ;
224*4882a593Smuzhiyun		} ;
225*4882a593Smuzhiyun		IIC_EEPROM: i2c@81600000 {
226*4882a593Smuzhiyun			compatible = "xlnx,xps-iic-2.00.a";
227*4882a593Smuzhiyun			interrupt-parent = <&xps_intc_0>;
228*4882a593Smuzhiyun			interrupts = < 6 2 >;
229*4882a593Smuzhiyun			reg = < 0x81600000 0x10000 >;
230*4882a593Smuzhiyun			xlnx,clk-freq = <0x7735940>;
231*4882a593Smuzhiyun			xlnx,family = "virtex5";
232*4882a593Smuzhiyun			xlnx,gpo-width = <0x1>;
233*4882a593Smuzhiyun			xlnx,iic-freq = <0x186a0>;
234*4882a593Smuzhiyun			xlnx,scl-inertial-delay = <0x0>;
235*4882a593Smuzhiyun			xlnx,sda-inertial-delay = <0x0>;
236*4882a593Smuzhiyun			xlnx,ten-bit-adr = <0x0>;
237*4882a593Smuzhiyun		} ;
238*4882a593Smuzhiyun		LEDs_8Bit: gpio@81400000 {
239*4882a593Smuzhiyun			compatible = "xlnx,xps-gpio-1.00.a";
240*4882a593Smuzhiyun			interrupt-parent = <&xps_intc_0>;
241*4882a593Smuzhiyun			interrupts = < 7 2 >;
242*4882a593Smuzhiyun			reg = < 0x81400000 0x10000 >;
243*4882a593Smuzhiyun			xlnx,all-inputs = <0x0>;
244*4882a593Smuzhiyun			xlnx,all-inputs-2 = <0x0>;
245*4882a593Smuzhiyun			xlnx,dout-default = <0x0>;
246*4882a593Smuzhiyun			xlnx,dout-default-2 = <0x0>;
247*4882a593Smuzhiyun			xlnx,family = "virtex5";
248*4882a593Smuzhiyun			xlnx,gpio-width = <0x8>;
249*4882a593Smuzhiyun			xlnx,interrupt-present = <0x1>;
250*4882a593Smuzhiyun			xlnx,is-bidir = <0x1>;
251*4882a593Smuzhiyun			xlnx,is-bidir-2 = <0x1>;
252*4882a593Smuzhiyun			xlnx,is-dual = <0x0>;
253*4882a593Smuzhiyun			xlnx,tri-default = <0xffffffff>;
254*4882a593Smuzhiyun			xlnx,tri-default-2 = <0xffffffff>;
255*4882a593Smuzhiyun			#gpio-cells = <2>;
256*4882a593Smuzhiyun			gpio-controller;
257*4882a593Smuzhiyun		} ;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun		gpio-leds {
260*4882a593Smuzhiyun			compatible = "gpio-leds";
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun			heartbeat {
263*4882a593Smuzhiyun				label = "Heartbeat";
264*4882a593Smuzhiyun				gpios = <&LEDs_8Bit 4 1>;
265*4882a593Smuzhiyun				linux,default-trigger = "heartbeat";
266*4882a593Smuzhiyun			};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun			yellow {
269*4882a593Smuzhiyun				label = "Yellow";
270*4882a593Smuzhiyun				gpios = <&LEDs_8Bit 5 1>;
271*4882a593Smuzhiyun			};
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun			red {
274*4882a593Smuzhiyun				label = "Red";
275*4882a593Smuzhiyun				gpios = <&LEDs_8Bit 6 1>;
276*4882a593Smuzhiyun			};
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun			green {
279*4882a593Smuzhiyun				label = "Green";
280*4882a593Smuzhiyun				gpios = <&LEDs_8Bit 7 1>;
281*4882a593Smuzhiyun			};
282*4882a593Smuzhiyun		} ;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun		gpio-restart {
285*4882a593Smuzhiyun			compatible = "gpio-restart";
286*4882a593Smuzhiyun			/*
287*4882a593Smuzhiyun			 * FIXME: is this active low or active high?
288*4882a593Smuzhiyun			 * the current flag (1) indicates active low.
289*4882a593Smuzhiyun			 * delay measures are templates, should be adjusted
290*4882a593Smuzhiyun			 * to datasheet or trial-and-error with real hardware.
291*4882a593Smuzhiyun			 */
292*4882a593Smuzhiyun			gpios = <&LEDs_8Bit 2 1>;
293*4882a593Smuzhiyun			active-delay = <100>;
294*4882a593Smuzhiyun			inactive-delay = <10>;
295*4882a593Smuzhiyun			wait-delay = <100>;
296*4882a593Smuzhiyun		};
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun		RS232_Uart_1: serial@84000000 {
299*4882a593Smuzhiyun			clock-frequency = <125000000>;
300*4882a593Smuzhiyun			compatible = "xlnx,xps-uartlite-1.00.a";
301*4882a593Smuzhiyun			current-speed = <115200>;
302*4882a593Smuzhiyun			device_type = "serial";
303*4882a593Smuzhiyun			interrupt-parent = <&xps_intc_0>;
304*4882a593Smuzhiyun			interrupts = < 8 0 >;
305*4882a593Smuzhiyun			port-number = <0>;
306*4882a593Smuzhiyun			reg = < 0x84000000 0x10000 >;
307*4882a593Smuzhiyun			xlnx,baudrate = <0x1c200>;
308*4882a593Smuzhiyun			xlnx,data-bits = <0x8>;
309*4882a593Smuzhiyun			xlnx,family = "virtex5";
310*4882a593Smuzhiyun			xlnx,odd-parity = <0x0>;
311*4882a593Smuzhiyun			xlnx,use-parity = <0x0>;
312*4882a593Smuzhiyun		} ;
313*4882a593Smuzhiyun		SysACE_CompactFlash: sysace@83600000 {
314*4882a593Smuzhiyun			compatible = "xlnx,xps-sysace-1.00.a";
315*4882a593Smuzhiyun			interrupt-parent = <&xps_intc_0>;
316*4882a593Smuzhiyun			interrupts = < 4 2 >;
317*4882a593Smuzhiyun			reg = < 0x83600000 0x10000 >;
318*4882a593Smuzhiyun			xlnx,family = "virtex5";
319*4882a593Smuzhiyun			xlnx,mem-width = <0x10>;
320*4882a593Smuzhiyun		} ;
321*4882a593Smuzhiyun		debug_module: debug@84400000 {
322*4882a593Smuzhiyun			compatible = "xlnx,mdm-1.00.d";
323*4882a593Smuzhiyun			reg = < 0x84400000 0x10000 >;
324*4882a593Smuzhiyun			xlnx,family = "virtex5";
325*4882a593Smuzhiyun			xlnx,interconnect = <0x1>;
326*4882a593Smuzhiyun			xlnx,jtag-chain = <0x2>;
327*4882a593Smuzhiyun			xlnx,mb-dbg-ports = <0x1>;
328*4882a593Smuzhiyun			xlnx,uart-width = <0x8>;
329*4882a593Smuzhiyun			xlnx,use-uart = <0x1>;
330*4882a593Smuzhiyun			xlnx,write-fsl-ports = <0x0>;
331*4882a593Smuzhiyun		} ;
332*4882a593Smuzhiyun		mpmc@90000000 {
333*4882a593Smuzhiyun			#address-cells = <1>;
334*4882a593Smuzhiyun			#size-cells = <1>;
335*4882a593Smuzhiyun			compatible = "xlnx,mpmc-4.02.a";
336*4882a593Smuzhiyun			ranges ;
337*4882a593Smuzhiyun			PIM3: sdma@84600180 {
338*4882a593Smuzhiyun				compatible = "xlnx,ll-dma-1.00.a";
339*4882a593Smuzhiyun				interrupt-parent = <&xps_intc_0>;
340*4882a593Smuzhiyun				interrupts = < 2 2 1 2 >;
341*4882a593Smuzhiyun				reg = < 0x84600180 0x80 >;
342*4882a593Smuzhiyun			} ;
343*4882a593Smuzhiyun		} ;
344*4882a593Smuzhiyun		xps_intc_0: interrupt-controller@81800000 {
345*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
346*4882a593Smuzhiyun			compatible = "xlnx,xps-intc-1.00.a";
347*4882a593Smuzhiyun			interrupt-controller ;
348*4882a593Smuzhiyun			reg = < 0x81800000 0x10000 >;
349*4882a593Smuzhiyun			xlnx,kind-of-intr = <0x100>;
350*4882a593Smuzhiyun			xlnx,num-intr-inputs = <0x9>;
351*4882a593Smuzhiyun		} ;
352*4882a593Smuzhiyun		xps_timer_1: timer@83c00000 {
353*4882a593Smuzhiyun			compatible = "xlnx,xps-timer-1.00.a";
354*4882a593Smuzhiyun			interrupt-parent = <&xps_intc_0>;
355*4882a593Smuzhiyun			interrupts = < 3 2 >;
356*4882a593Smuzhiyun			reg = < 0x83c00000 0x10000 >;
357*4882a593Smuzhiyun			xlnx,count-width = <0x20>;
358*4882a593Smuzhiyun			xlnx,family = "virtex5";
359*4882a593Smuzhiyun			xlnx,gen0-assert = <0x1>;
360*4882a593Smuzhiyun			xlnx,gen1-assert = <0x1>;
361*4882a593Smuzhiyun			xlnx,one-timer-only = <0x0>;
362*4882a593Smuzhiyun			xlnx,trig0-assert = <0x1>;
363*4882a593Smuzhiyun			xlnx,trig1-assert = <0x1>;
364*4882a593Smuzhiyun		} ;
365*4882a593Smuzhiyun	} ;
366*4882a593Smuzhiyun}  ;
367