xref: /OK3568_Linux_fs/kernel/arch/m68k/include/asm/traps.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *  linux/include/asm/traps.h
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *  Copyright (C) 1993        Hamish Macdonald
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
7*4882a593Smuzhiyun  * License.  See the file COPYING in the main directory of this archive
8*4882a593Smuzhiyun  * for more details.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef _M68K_TRAPS_H
12*4882a593Smuzhiyun #define _M68K_TRAPS_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifndef __ASSEMBLY__
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/linkage.h>
17*4882a593Smuzhiyun #include <asm/ptrace.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun typedef void (*e_vector)(void);
20*4882a593Smuzhiyun extern e_vector vectors[];
21*4882a593Smuzhiyun extern e_vector *_ramvec;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun asmlinkage void auto_inthandler(void);
24*4882a593Smuzhiyun asmlinkage void user_inthandler(void);
25*4882a593Smuzhiyun asmlinkage void bad_inthandler(void);
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define VEC_RESETSP (0)
30*4882a593Smuzhiyun #define VEC_RESETPC (1)
31*4882a593Smuzhiyun #define VEC_BUSERR  (2)
32*4882a593Smuzhiyun #define VEC_ADDRERR (3)
33*4882a593Smuzhiyun #define VEC_ILLEGAL (4)
34*4882a593Smuzhiyun #define VEC_ZERODIV (5)
35*4882a593Smuzhiyun #define VEC_CHK     (6)
36*4882a593Smuzhiyun #define VEC_TRAP    (7)
37*4882a593Smuzhiyun #define VEC_PRIV    (8)
38*4882a593Smuzhiyun #define VEC_TRACE   (9)
39*4882a593Smuzhiyun #define VEC_LINE10  (10)
40*4882a593Smuzhiyun #define VEC_LINE11  (11)
41*4882a593Smuzhiyun #define VEC_RESV12  (12)
42*4882a593Smuzhiyun #define VEC_COPROC  (13)
43*4882a593Smuzhiyun #define VEC_FORMAT  (14)
44*4882a593Smuzhiyun #define VEC_UNINT   (15)
45*4882a593Smuzhiyun #define VEC_RESV16  (16)
46*4882a593Smuzhiyun #define VEC_RESV17  (17)
47*4882a593Smuzhiyun #define VEC_RESV18  (18)
48*4882a593Smuzhiyun #define VEC_RESV19  (19)
49*4882a593Smuzhiyun #define VEC_RESV20  (20)
50*4882a593Smuzhiyun #define VEC_RESV21  (21)
51*4882a593Smuzhiyun #define VEC_RESV22  (22)
52*4882a593Smuzhiyun #define VEC_RESV23  (23)
53*4882a593Smuzhiyun #define VEC_SPUR    (24)
54*4882a593Smuzhiyun #define VEC_INT1    (25)
55*4882a593Smuzhiyun #define VEC_INT2    (26)
56*4882a593Smuzhiyun #define VEC_INT3    (27)
57*4882a593Smuzhiyun #define VEC_INT4    (28)
58*4882a593Smuzhiyun #define VEC_INT5    (29)
59*4882a593Smuzhiyun #define VEC_INT6    (30)
60*4882a593Smuzhiyun #define VEC_INT7    (31)
61*4882a593Smuzhiyun #define VEC_SYS     (32)
62*4882a593Smuzhiyun #define VEC_TRAP1   (33)
63*4882a593Smuzhiyun #define VEC_TRAP2   (34)
64*4882a593Smuzhiyun #define VEC_TRAP3   (35)
65*4882a593Smuzhiyun #define VEC_TRAP4   (36)
66*4882a593Smuzhiyun #define VEC_TRAP5   (37)
67*4882a593Smuzhiyun #define VEC_TRAP6   (38)
68*4882a593Smuzhiyun #define VEC_TRAP7   (39)
69*4882a593Smuzhiyun #define VEC_TRAP8   (40)
70*4882a593Smuzhiyun #define VEC_TRAP9   (41)
71*4882a593Smuzhiyun #define VEC_TRAP10  (42)
72*4882a593Smuzhiyun #define VEC_TRAP11  (43)
73*4882a593Smuzhiyun #define VEC_TRAP12  (44)
74*4882a593Smuzhiyun #define VEC_TRAP13  (45)
75*4882a593Smuzhiyun #define VEC_TRAP14  (46)
76*4882a593Smuzhiyun #define VEC_TRAP15  (47)
77*4882a593Smuzhiyun #define VEC_FPBRUC  (48)
78*4882a593Smuzhiyun #define VEC_FPIR    (49)
79*4882a593Smuzhiyun #define VEC_FPDIVZ  (50)
80*4882a593Smuzhiyun #define VEC_FPUNDER (51)
81*4882a593Smuzhiyun #define VEC_FPOE    (52)
82*4882a593Smuzhiyun #define VEC_FPOVER  (53)
83*4882a593Smuzhiyun #define VEC_FPNAN   (54)
84*4882a593Smuzhiyun #define VEC_FPUNSUP (55)
85*4882a593Smuzhiyun #define VEC_MMUCFG  (56)
86*4882a593Smuzhiyun #define VEC_MMUILL  (57)
87*4882a593Smuzhiyun #define VEC_MMUACC  (58)
88*4882a593Smuzhiyun #define VEC_RESV59  (59)
89*4882a593Smuzhiyun #define	VEC_UNIMPEA (60)
90*4882a593Smuzhiyun #define	VEC_UNIMPII (61)
91*4882a593Smuzhiyun #define VEC_RESV62  (62)
92*4882a593Smuzhiyun #define VEC_RESV63  (63)
93*4882a593Smuzhiyun #define VEC_USER    (64)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define VECOFF(vec) ((vec)<<2)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #ifndef __ASSEMBLY__
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* Status register bits */
100*4882a593Smuzhiyun #define PS_T  (0x8000)
101*4882a593Smuzhiyun #define PS_S  (0x2000)
102*4882a593Smuzhiyun #define PS_M  (0x1000)
103*4882a593Smuzhiyun #define PS_C  (0x0001)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* bits for 68020/68030 special status word */
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define FC    (0x8000)
108*4882a593Smuzhiyun #define FB    (0x4000)
109*4882a593Smuzhiyun #define RC    (0x2000)
110*4882a593Smuzhiyun #define RB    (0x1000)
111*4882a593Smuzhiyun #define DF    (0x0100)
112*4882a593Smuzhiyun #define RM    (0x0080)
113*4882a593Smuzhiyun #define RW    (0x0040)
114*4882a593Smuzhiyun #define SZ    (0x0030)
115*4882a593Smuzhiyun #define DFC   (0x0007)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* bits for 68030 MMU status register (mmusr,psr) */
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define MMU_B	     (0x8000)    /* bus error */
120*4882a593Smuzhiyun #define MMU_L	     (0x4000)    /* limit violation */
121*4882a593Smuzhiyun #define MMU_S	     (0x2000)    /* supervisor violation */
122*4882a593Smuzhiyun #define MMU_WP	     (0x0800)    /* write-protected */
123*4882a593Smuzhiyun #define MMU_I	     (0x0400)    /* invalid descriptor */
124*4882a593Smuzhiyun #define MMU_M	     (0x0200)    /* ATC entry modified */
125*4882a593Smuzhiyun #define MMU_T	     (0x0040)    /* transparent translation */
126*4882a593Smuzhiyun #define MMU_NUM      (0x0007)    /* number of levels traversed */
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* bits for 68040 special status word */
130*4882a593Smuzhiyun #define CP_040	(0x8000)
131*4882a593Smuzhiyun #define CU_040	(0x4000)
132*4882a593Smuzhiyun #define CT_040	(0x2000)
133*4882a593Smuzhiyun #define CM_040	(0x1000)
134*4882a593Smuzhiyun #define MA_040	(0x0800)
135*4882a593Smuzhiyun #define ATC_040 (0x0400)
136*4882a593Smuzhiyun #define LK_040	(0x0200)
137*4882a593Smuzhiyun #define RW_040	(0x0100)
138*4882a593Smuzhiyun #define SIZ_040 (0x0060)
139*4882a593Smuzhiyun #define TT_040	(0x0018)
140*4882a593Smuzhiyun #define TM_040	(0x0007)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* bits for 68040 write back status word */
143*4882a593Smuzhiyun #define WBV_040   (0x80)
144*4882a593Smuzhiyun #define WBSIZ_040 (0x60)
145*4882a593Smuzhiyun #define WBBYT_040 (0x20)
146*4882a593Smuzhiyun #define WBWRD_040 (0x40)
147*4882a593Smuzhiyun #define WBLNG_040 (0x00)
148*4882a593Smuzhiyun #define WBTT_040  (0x18)
149*4882a593Smuzhiyun #define WBTM_040  (0x07)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* bus access size codes */
152*4882a593Smuzhiyun #define BA_SIZE_BYTE    (0x20)
153*4882a593Smuzhiyun #define BA_SIZE_WORD    (0x40)
154*4882a593Smuzhiyun #define BA_SIZE_LONG    (0x00)
155*4882a593Smuzhiyun #define BA_SIZE_LINE    (0x60)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* bus access transfer type codes */
158*4882a593Smuzhiyun #define BA_TT_MOVE16    (0x08)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun /* bits for 68040 MMU status register (mmusr) */
161*4882a593Smuzhiyun #define MMU_B_040   (0x0800)
162*4882a593Smuzhiyun #define MMU_G_040   (0x0400)
163*4882a593Smuzhiyun #define MMU_S_040   (0x0080)
164*4882a593Smuzhiyun #define MMU_CM_040  (0x0060)
165*4882a593Smuzhiyun #define MMU_M_040   (0x0010)
166*4882a593Smuzhiyun #define MMU_WP_040  (0x0004)
167*4882a593Smuzhiyun #define MMU_T_040   (0x0002)
168*4882a593Smuzhiyun #define MMU_R_040   (0x0001)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* bits in the 68060 fault status long word (FSLW) */
171*4882a593Smuzhiyun #define	MMU060_MA	(0x08000000)	/* misaligned */
172*4882a593Smuzhiyun #define	MMU060_LK	(0x02000000)	/* locked transfer */
173*4882a593Smuzhiyun #define	MMU060_RW	(0x01800000)	/* read/write */
174*4882a593Smuzhiyun # define MMU060_RW_W	(0x00800000)	/* write */
175*4882a593Smuzhiyun # define MMU060_RW_R	(0x01000000)	/* read */
176*4882a593Smuzhiyun # define MMU060_RW_RMW	(0x01800000)	/* read/modify/write */
177*4882a593Smuzhiyun # define MMU060_W	(0x00800000)	/* general write, includes rmw */
178*4882a593Smuzhiyun #define	MMU060_SIZ	(0x00600000)	/* transfer size */
179*4882a593Smuzhiyun #define	MMU060_TT	(0x00180000)	/* transfer type (TT) bits */
180*4882a593Smuzhiyun #define	MMU060_TM	(0x00070000)	/* transfer modifier (TM) bits */
181*4882a593Smuzhiyun #define	MMU060_IO	(0x00008000)	/* instruction or operand */
182*4882a593Smuzhiyun #define	MMU060_PBE	(0x00004000)	/* push buffer bus error */
183*4882a593Smuzhiyun #define	MMU060_SBE	(0x00002000)	/* store buffer bus error */
184*4882a593Smuzhiyun #define	MMU060_PTA	(0x00001000)	/* pointer A fault */
185*4882a593Smuzhiyun #define	MMU060_PTB	(0x00000800)	/* pointer B fault */
186*4882a593Smuzhiyun #define	MMU060_IL	(0x00000400)	/* double indirect descr fault */
187*4882a593Smuzhiyun #define	MMU060_PF	(0x00000200)	/* page fault (invalid descr) */
188*4882a593Smuzhiyun #define	MMU060_SP	(0x00000100)	/* supervisor protection */
189*4882a593Smuzhiyun #define	MMU060_WP	(0x00000080)	/* write protection */
190*4882a593Smuzhiyun #define	MMU060_TWE	(0x00000040)	/* bus error on table search */
191*4882a593Smuzhiyun #define	MMU060_RE	(0x00000020)	/* bus error on read */
192*4882a593Smuzhiyun #define	MMU060_WE	(0x00000010)	/* bus error on write */
193*4882a593Smuzhiyun #define	MMU060_TTR	(0x00000008)	/* error caused by TTR translation */
194*4882a593Smuzhiyun #define	MMU060_BPE	(0x00000004)	/* branch prediction error */
195*4882a593Smuzhiyun #define	MMU060_SEE	(0x00000001)	/* software emulated error */
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* cases of missing or invalid descriptors */
198*4882a593Smuzhiyun #define MMU060_DESC_ERR (MMU060_PTA | MMU060_PTB | \
199*4882a593Smuzhiyun 			 MMU060_IL  | MMU060_PF)
200*4882a593Smuzhiyun /* bits that indicate real errors */
201*4882a593Smuzhiyun #define MMU060_ERR_BITS (MMU060_PBE | MMU060_SBE | MMU060_DESC_ERR | MMU060_SP | \
202*4882a593Smuzhiyun 			 MMU060_WP  | MMU060_TWE | MMU060_RE       | MMU060_WE)
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun /* structure for stack frames */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun struct frame {
207*4882a593Smuzhiyun     struct pt_regs ptregs;
208*4882a593Smuzhiyun     union {
209*4882a593Smuzhiyun 	    struct {
210*4882a593Smuzhiyun 		    unsigned long  iaddr;    /* instruction address */
211*4882a593Smuzhiyun 	    } fmt2;
212*4882a593Smuzhiyun 	    struct {
213*4882a593Smuzhiyun 		    unsigned long  effaddr;  /* effective address */
214*4882a593Smuzhiyun 	    } fmt3;
215*4882a593Smuzhiyun 	    struct {
216*4882a593Smuzhiyun 		    unsigned long  effaddr;  /* effective address */
217*4882a593Smuzhiyun 		    unsigned long  pc;	     /* pc of faulted instr */
218*4882a593Smuzhiyun 	    } fmt4;
219*4882a593Smuzhiyun 	    struct {
220*4882a593Smuzhiyun 		    unsigned long  effaddr;  /* effective address */
221*4882a593Smuzhiyun 		    unsigned short ssw;      /* special status word */
222*4882a593Smuzhiyun 		    unsigned short wb3s;     /* write back 3 status */
223*4882a593Smuzhiyun 		    unsigned short wb2s;     /* write back 2 status */
224*4882a593Smuzhiyun 		    unsigned short wb1s;     /* write back 1 status */
225*4882a593Smuzhiyun 		    unsigned long  faddr;    /* fault address */
226*4882a593Smuzhiyun 		    unsigned long  wb3a;     /* write back 3 address */
227*4882a593Smuzhiyun 		    unsigned long  wb3d;     /* write back 3 data */
228*4882a593Smuzhiyun 		    unsigned long  wb2a;     /* write back 2 address */
229*4882a593Smuzhiyun 		    unsigned long  wb2d;     /* write back 2 data */
230*4882a593Smuzhiyun 		    unsigned long  wb1a;     /* write back 1 address */
231*4882a593Smuzhiyun 		    unsigned long  wb1dpd0;  /* write back 1 data/push data 0*/
232*4882a593Smuzhiyun 		    unsigned long  pd1;      /* push data 1*/
233*4882a593Smuzhiyun 		    unsigned long  pd2;      /* push data 2*/
234*4882a593Smuzhiyun 		    unsigned long  pd3;      /* push data 3*/
235*4882a593Smuzhiyun 	    } fmt7;
236*4882a593Smuzhiyun 	    struct {
237*4882a593Smuzhiyun 		    unsigned long  iaddr;    /* instruction address */
238*4882a593Smuzhiyun 		    unsigned short int1[4];  /* internal registers */
239*4882a593Smuzhiyun 	    } fmt9;
240*4882a593Smuzhiyun 	    struct {
241*4882a593Smuzhiyun 		    unsigned short int1;
242*4882a593Smuzhiyun 		    unsigned short ssw;      /* special status word */
243*4882a593Smuzhiyun 		    unsigned short isc;      /* instruction stage c */
244*4882a593Smuzhiyun 		    unsigned short isb;      /* instruction stage b */
245*4882a593Smuzhiyun 		    unsigned long  daddr;    /* data cycle fault address */
246*4882a593Smuzhiyun 		    unsigned short int2[2];
247*4882a593Smuzhiyun 		    unsigned long  dobuf;    /* data cycle output buffer */
248*4882a593Smuzhiyun 		    unsigned short int3[2];
249*4882a593Smuzhiyun 	    } fmta;
250*4882a593Smuzhiyun 	    struct {
251*4882a593Smuzhiyun 		    unsigned short int1;
252*4882a593Smuzhiyun 		    unsigned short ssw;     /* special status word */
253*4882a593Smuzhiyun 		    unsigned short isc;     /* instruction stage c */
254*4882a593Smuzhiyun 		    unsigned short isb;     /* instruction stage b */
255*4882a593Smuzhiyun 		    unsigned long  daddr;   /* data cycle fault address */
256*4882a593Smuzhiyun 		    unsigned short int2[2];
257*4882a593Smuzhiyun 		    unsigned long  dobuf;   /* data cycle output buffer */
258*4882a593Smuzhiyun 		    unsigned short int3[4];
259*4882a593Smuzhiyun 		    unsigned long  baddr;   /* stage B address */
260*4882a593Smuzhiyun 		    unsigned short int4[2];
261*4882a593Smuzhiyun 		    unsigned long  dibuf;   /* data cycle input buffer */
262*4882a593Smuzhiyun 		    unsigned short int5[3];
263*4882a593Smuzhiyun 		    unsigned	   ver : 4; /* stack frame version # */
264*4882a593Smuzhiyun 		    unsigned	   int6:12;
265*4882a593Smuzhiyun 		    unsigned short int7[18];
266*4882a593Smuzhiyun 	    } fmtb;
267*4882a593Smuzhiyun     } un;
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #endif /* _M68K_TRAPS_H */
273