1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /****************************************************************************/ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun /* 5*4882a593Smuzhiyun * mcfdebug.h -- ColdFire Debug Module support. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * (C) Copyright 2001, Lineo Inc. (www.lineo.com) 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /****************************************************************************/ 11*4882a593Smuzhiyun #ifndef mcfdebug_h 12*4882a593Smuzhiyun #define mcfdebug_h 13*4882a593Smuzhiyun /****************************************************************************/ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* Define the debug module registers */ 16*4882a593Smuzhiyun #define MCFDEBUG_CSR 0x0 /* Configuration status */ 17*4882a593Smuzhiyun #define MCFDEBUG_BAAR 0x5 /* BDM address attribute */ 18*4882a593Smuzhiyun #define MCFDEBUG_AATR 0x6 /* Address attribute trigger */ 19*4882a593Smuzhiyun #define MCFDEBUG_TDR 0x7 /* Trigger definition */ 20*4882a593Smuzhiyun #define MCFDEBUG_PBR 0x8 /* PC breakpoint */ 21*4882a593Smuzhiyun #define MCFDEBUG_PBMR 0x9 /* PC breakpoint mask */ 22*4882a593Smuzhiyun #define MCFDEBUG_ABHR 0xc /* High address breakpoint */ 23*4882a593Smuzhiyun #define MCFDEBUG_ABLR 0xd /* Low address breakpoint */ 24*4882a593Smuzhiyun #define MCFDEBUG_DBR 0xe /* Data breakpoint */ 25*4882a593Smuzhiyun #define MCFDEBUG_DBMR 0xf /* Data breakpoint mask */ 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* Define some handy constants for the trigger definition register */ 28*4882a593Smuzhiyun #define MCFDEBUG_TDR_TRC_DISP 0x00000000 /* display on DDATA only */ 29*4882a593Smuzhiyun #define MCFDEBUG_TDR_TRC_HALT 0x40000000 /* Processor halt on BP */ 30*4882a593Smuzhiyun #define MCFDEBUG_TDR_TRC_INTR 0x80000000 /* Debug intr on BP */ 31*4882a593Smuzhiyun #define MCFDEBUG_TDR_LXT1 0x00004000 /* TDR level 1 */ 32*4882a593Smuzhiyun #define MCFDEBUG_TDR_LXT2 0x00008000 /* TDR level 2 */ 33*4882a593Smuzhiyun #define MCFDEBUG_TDR_EBL1 0x00002000 /* Enable breakpoint level 1 */ 34*4882a593Smuzhiyun #define MCFDEBUG_TDR_EBL2 0x20000000 /* Enable breakpoint level 2 */ 35*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDLW1 0x00001000 /* Enable data BP longword */ 36*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDLW2 0x10000000 37*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDWL1 0x00000800 /* Enable data BP lower word */ 38*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDWL2 0x08000000 39*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDWU1 0x00000400 /* Enable data BP upper word */ 40*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDWU2 0x04000000 41*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDLL1 0x00000200 /* Enable data BP low low byte */ 42*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDLL2 0x02000000 43*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDLM1 0x00000100 /* Enable data BP low mid byte */ 44*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDLM2 0x01000000 45*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDUM1 0x00000080 /* Enable data BP up mid byte */ 46*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDUM2 0x00800000 47*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDUU1 0x00000040 /* Enable data BP up up byte */ 48*4882a593Smuzhiyun #define MCFDEBUG_TDR_EDUU2 0x00400000 49*4882a593Smuzhiyun #define MCFDEBUG_TDR_DI1 0x00000020 /* Data BP invert */ 50*4882a593Smuzhiyun #define MCFDEBUG_TDR_DI2 0x00200000 51*4882a593Smuzhiyun #define MCFDEBUG_TDR_EAI1 0x00000010 /* Enable address BP inverted */ 52*4882a593Smuzhiyun #define MCFDEBUG_TDR_EAI2 0x00100000 53*4882a593Smuzhiyun #define MCFDEBUG_TDR_EAR1 0x00000008 /* Enable address BP range */ 54*4882a593Smuzhiyun #define MCFDEBUG_TDR_EAR2 0x00080000 55*4882a593Smuzhiyun #define MCFDEBUG_TDR_EAL1 0x00000004 /* Enable address BP low */ 56*4882a593Smuzhiyun #define MCFDEBUG_TDR_EAL2 0x00040000 57*4882a593Smuzhiyun #define MCFDEBUG_TDR_EPC1 0x00000002 /* Enable PC BP */ 58*4882a593Smuzhiyun #define MCFDEBUG_TDR_EPC2 0x00020000 59*4882a593Smuzhiyun #define MCFDEBUG_TDR_PCI1 0x00000001 /* PC BP invert */ 60*4882a593Smuzhiyun #define MCFDEBUG_TDR_PCI2 0x00010000 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* Constants for the address attribute trigger register */ 63*4882a593Smuzhiyun #define MCFDEBUG_AAR_RESET 0x00000005 64*4882a593Smuzhiyun /* Fields not yet implemented */ 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* And some definitions for the writable sections of the CSR */ 67*4882a593Smuzhiyun #define MCFDEBUG_CSR_RESET 0x00100000 68*4882a593Smuzhiyun #define MCFDEBUG_CSR_PSTCLK 0x00020000 /* PSTCLK disable */ 69*4882a593Smuzhiyun #define MCFDEBUG_CSR_IPW 0x00010000 /* Inhibit processor writes */ 70*4882a593Smuzhiyun #define MCFDEBUG_CSR_MAP 0x00008000 /* Processor refs in emul mode */ 71*4882a593Smuzhiyun #define MCFDEBUG_CSR_TRC 0x00004000 /* Emul mode on trace exception */ 72*4882a593Smuzhiyun #define MCFDEBUG_CSR_EMU 0x00002000 /* Force emulation mode */ 73*4882a593Smuzhiyun #define MCFDEBUG_CSR_DDC_READ 0x00000800 /* Debug data control */ 74*4882a593Smuzhiyun #define MCFDEBUG_CSR_DDC_WRITE 0x00001000 75*4882a593Smuzhiyun #define MCFDEBUG_CSR_UHE 0x00000400 /* User mode halt enable */ 76*4882a593Smuzhiyun #define MCFDEBUG_CSR_BTB0 0x00000000 /* Branch target 0 bytes */ 77*4882a593Smuzhiyun #define MCFDEBUG_CSR_BTB2 0x00000100 /* Branch target 2 bytes */ 78*4882a593Smuzhiyun #define MCFDEBUG_CSR_BTB3 0x00000200 /* Branch target 3 bytes */ 79*4882a593Smuzhiyun #define MCFDEBUG_CSR_BTB4 0x00000300 /* Branch target 4 bytes */ 80*4882a593Smuzhiyun #define MCFDEBUG_CSR_NPL 0x00000040 /* Non-pipelined mode */ 81*4882a593Smuzhiyun #define MCFDEBUG_CSR_SSM 0x00000010 /* Single step mode */ 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* Constants for the BDM address attribute register */ 84*4882a593Smuzhiyun #define MCFDEBUG_BAAR_RESET 0x00000005 85*4882a593Smuzhiyun /* Fields not yet implemented */ 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* This routine wrappers up the wdebug asm instruction so that the register 89*4882a593Smuzhiyun * and value can be relatively easily specified. The biggest hassle here is 90*4882a593Smuzhiyun * that the debug module instructions (2 longs) must be long word aligned and 91*4882a593Smuzhiyun * some pointer fiddling is performed to ensure this. 92*4882a593Smuzhiyun */ wdebug(int reg,unsigned long data)93*4882a593Smuzhiyunstatic inline void wdebug(int reg, unsigned long data) { 94*4882a593Smuzhiyun unsigned short dbg_spc[6]; 95*4882a593Smuzhiyun unsigned short *dbg; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun // Force alignment to long word boundary 98*4882a593Smuzhiyun dbg = (unsigned short *)((((unsigned long)dbg_spc) + 3) & 0xfffffffc); 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun // Build up the debug instruction 101*4882a593Smuzhiyun dbg[0] = 0x2c80 | (reg & 0xf); 102*4882a593Smuzhiyun dbg[1] = (data >> 16) & 0xffff; 103*4882a593Smuzhiyun dbg[2] = data & 0xffff; 104*4882a593Smuzhiyun dbg[3] = 0; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun // Perform the wdebug instruction 107*4882a593Smuzhiyun #if 0 108*4882a593Smuzhiyun // This strain is for gas which doesn't have the wdebug instructions defined 109*4882a593Smuzhiyun asm( "move.l %0, %%a0\n\t" 110*4882a593Smuzhiyun ".word 0xfbd0\n\t" 111*4882a593Smuzhiyun ".word 0x0003\n\t" 112*4882a593Smuzhiyun :: "g" (dbg) : "a0"); 113*4882a593Smuzhiyun #else 114*4882a593Smuzhiyun // And this is for when it does 115*4882a593Smuzhiyun asm( "wdebug (%0)" :: "a" (dbg)); 116*4882a593Smuzhiyun #endif 117*4882a593Smuzhiyun } 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #endif 120