xref: /OK3568_Linux_fs/kernel/arch/m68k/include/asm/mcfuart.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /****************************************************************************/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun  *	mcfuart.h -- ColdFire internal UART support defines.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *	(C) Copyright 1999-2003, Greg Ungerer (gerg@snapgear.com)
8*4882a593Smuzhiyun  * 	(C) Copyright 2000, Lineo Inc. (www.lineo.com)
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /****************************************************************************/
12*4882a593Smuzhiyun #ifndef	mcfuart_h
13*4882a593Smuzhiyun #define	mcfuart_h
14*4882a593Smuzhiyun /****************************************************************************/
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/serial_core.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun struct mcf_platform_uart {
20*4882a593Smuzhiyun 	unsigned long	mapbase;	/* Physical address base */
21*4882a593Smuzhiyun 	void __iomem	*membase;	/* Virtual address if mapped */
22*4882a593Smuzhiyun 	unsigned int	irq;		/* Interrupt vector */
23*4882a593Smuzhiyun 	unsigned int	uartclk;	/* UART clock rate */
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  *	Define the ColdFire UART register set addresses.
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun #define	MCFUART_UMR		0x00		/* Mode register (r/w) */
30*4882a593Smuzhiyun #define	MCFUART_USR		0x04		/* Status register (r) */
31*4882a593Smuzhiyun #define	MCFUART_UCSR		0x04		/* Clock Select (w) */
32*4882a593Smuzhiyun #define	MCFUART_UCR		0x08		/* Command register (w) */
33*4882a593Smuzhiyun #define	MCFUART_URB		0x0c		/* Receiver Buffer (r) */
34*4882a593Smuzhiyun #define	MCFUART_UTB		0x0c		/* Transmit Buffer (w) */
35*4882a593Smuzhiyun #define	MCFUART_UIPCR		0x10		/* Input Port Change (r) */
36*4882a593Smuzhiyun #define	MCFUART_UACR		0x10		/* Auxiliary Control (w) */
37*4882a593Smuzhiyun #define	MCFUART_UISR		0x14		/* Interrupt Status (r) */
38*4882a593Smuzhiyun #define	MCFUART_UIMR		0x14		/* Interrupt Mask (w) */
39*4882a593Smuzhiyun #define	MCFUART_UBG1		0x18		/* Baud Rate MSB (r/w) */
40*4882a593Smuzhiyun #define	MCFUART_UBG2		0x1c		/* Baud Rate LSB (r/w) */
41*4882a593Smuzhiyun #ifdef	CONFIG_M5272
42*4882a593Smuzhiyun #define	MCFUART_UTF		0x28		/* Transmitter FIFO (r/w) */
43*4882a593Smuzhiyun #define	MCFUART_URF		0x2c		/* Receiver FIFO (r/w) */
44*4882a593Smuzhiyun #define	MCFUART_UFPD		0x30		/* Frac Prec. Divider (r/w) */
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun #if defined(CONFIG_M5206) || defined(CONFIG_M5206e) || \
47*4882a593Smuzhiyun 	defined(CONFIG_M5249) || defined(CONFIG_M525x) || \
48*4882a593Smuzhiyun 	defined(CONFIG_M5307) || defined(CONFIG_M5407)
49*4882a593Smuzhiyun #define	MCFUART_UIVR		0x30		/* Interrupt Vector (r/w) */
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun #define	MCFUART_UIPR		0x34		/* Input Port (r) */
52*4882a593Smuzhiyun #define	MCFUART_UOP1		0x38		/* Output Port Bit Set (w) */
53*4882a593Smuzhiyun #define	MCFUART_UOP0		0x3c		/* Output Port Bit Reset (w) */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun  *	Define bit flags in Mode Register 1 (MR1).
58*4882a593Smuzhiyun  */
59*4882a593Smuzhiyun #define	MCFUART_MR1_RXRTS	0x80		/* Auto RTS flow control */
60*4882a593Smuzhiyun #define	MCFUART_MR1_RXIRQFULL	0x40		/* RX IRQ type FULL */
61*4882a593Smuzhiyun #define	MCFUART_MR1_RXIRQRDY	0x00		/* RX IRQ type RDY */
62*4882a593Smuzhiyun #define	MCFUART_MR1_RXERRBLOCK	0x20		/* RX block error mode */
63*4882a593Smuzhiyun #define	MCFUART_MR1_RXERRCHAR	0x00		/* RX char error mode */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define	MCFUART_MR1_PARITYNONE	0x10		/* No parity */
66*4882a593Smuzhiyun #define	MCFUART_MR1_PARITYEVEN	0x00		/* Even parity */
67*4882a593Smuzhiyun #define	MCFUART_MR1_PARITYODD	0x04		/* Odd parity */
68*4882a593Smuzhiyun #define	MCFUART_MR1_PARITYSPACE	0x08		/* Space parity */
69*4882a593Smuzhiyun #define	MCFUART_MR1_PARITYMARK	0x0c		/* Mark parity */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define	MCFUART_MR1_CS5		0x00		/* 5 bits per char */
72*4882a593Smuzhiyun #define	MCFUART_MR1_CS6		0x01		/* 6 bits per char */
73*4882a593Smuzhiyun #define	MCFUART_MR1_CS7		0x02		/* 7 bits per char */
74*4882a593Smuzhiyun #define	MCFUART_MR1_CS8		0x03		/* 8 bits per char */
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  *	Define bit flags in Mode Register 2 (MR2).
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun #define	MCFUART_MR2_LOOPBACK	0x80		/* Loopback mode */
80*4882a593Smuzhiyun #define	MCFUART_MR2_REMOTELOOP	0xc0		/* Remote loopback mode */
81*4882a593Smuzhiyun #define	MCFUART_MR2_AUTOECHO	0x40		/* Automatic echo */
82*4882a593Smuzhiyun #define	MCFUART_MR2_TXRTS	0x20		/* Assert RTS on TX */
83*4882a593Smuzhiyun #define	MCFUART_MR2_TXCTS	0x10		/* Auto CTS flow control */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define	MCFUART_MR2_STOP1	0x07		/* 1 stop bit */
86*4882a593Smuzhiyun #define	MCFUART_MR2_STOP15	0x08		/* 1.5 stop bits */
87*4882a593Smuzhiyun #define	MCFUART_MR2_STOP2	0x0f		/* 2 stop bits */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  *	Define bit flags in Status Register (USR).
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun #define	MCFUART_USR_RXBREAK	0x80		/* Received BREAK */
93*4882a593Smuzhiyun #define	MCFUART_USR_RXFRAMING	0x40		/* Received framing error */
94*4882a593Smuzhiyun #define	MCFUART_USR_RXPARITY	0x20		/* Received parity error */
95*4882a593Smuzhiyun #define	MCFUART_USR_RXOVERRUN	0x10		/* Received overrun error */
96*4882a593Smuzhiyun #define	MCFUART_USR_TXEMPTY	0x08		/* Transmitter empty */
97*4882a593Smuzhiyun #define	MCFUART_USR_TXREADY	0x04		/* Transmitter ready */
98*4882a593Smuzhiyun #define	MCFUART_USR_RXFULL	0x02		/* Receiver full */
99*4882a593Smuzhiyun #define	MCFUART_USR_RXREADY	0x01		/* Receiver ready */
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define	MCFUART_USR_RXERR	(MCFUART_USR_RXBREAK | MCFUART_USR_RXFRAMING | \
102*4882a593Smuzhiyun 				MCFUART_USR_RXPARITY | MCFUART_USR_RXOVERRUN)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun  *	Define bit flags in Clock Select Register (UCSR).
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun #define	MCFUART_UCSR_RXCLKTIMER	0xd0		/* RX clock is timer */
108*4882a593Smuzhiyun #define	MCFUART_UCSR_RXCLKEXT16	0xe0		/* RX clock is external x16 */
109*4882a593Smuzhiyun #define	MCFUART_UCSR_RXCLKEXT1	0xf0		/* RX clock is external x1 */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define	MCFUART_UCSR_TXCLKTIMER	0x0d		/* TX clock is timer */
112*4882a593Smuzhiyun #define	MCFUART_UCSR_TXCLKEXT16	0x0e		/* TX clock is external x16 */
113*4882a593Smuzhiyun #define	MCFUART_UCSR_TXCLKEXT1	0x0f		/* TX clock is external x1 */
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun  *	Define bit flags in Command Register (UCR).
117*4882a593Smuzhiyun  */
118*4882a593Smuzhiyun #define	MCFUART_UCR_CMDNULL		0x00	/* No command */
119*4882a593Smuzhiyun #define	MCFUART_UCR_CMDRESETMRPTR	0x10	/* Reset MR pointer */
120*4882a593Smuzhiyun #define	MCFUART_UCR_CMDRESETRX		0x20	/* Reset receiver */
121*4882a593Smuzhiyun #define	MCFUART_UCR_CMDRESETTX		0x30	/* Reset transmitter */
122*4882a593Smuzhiyun #define	MCFUART_UCR_CMDRESETERR		0x40	/* Reset error status */
123*4882a593Smuzhiyun #define	MCFUART_UCR_CMDRESETBREAK	0x50	/* Reset BREAK change */
124*4882a593Smuzhiyun #define	MCFUART_UCR_CMDBREAKSTART	0x60	/* Start BREAK */
125*4882a593Smuzhiyun #define	MCFUART_UCR_CMDBREAKSTOP	0x70	/* Stop BREAK */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define	MCFUART_UCR_TXNULL	0x00		/* No TX command */
128*4882a593Smuzhiyun #define	MCFUART_UCR_TXENABLE	0x04		/* Enable TX */
129*4882a593Smuzhiyun #define	MCFUART_UCR_TXDISABLE	0x08		/* Disable TX */
130*4882a593Smuzhiyun #define	MCFUART_UCR_RXNULL	0x00		/* No RX command */
131*4882a593Smuzhiyun #define	MCFUART_UCR_RXENABLE	0x01		/* Enable RX */
132*4882a593Smuzhiyun #define	MCFUART_UCR_RXDISABLE	0x02		/* Disable RX */
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun  *	Define bit flags in Input Port Change Register (UIPCR).
136*4882a593Smuzhiyun  */
137*4882a593Smuzhiyun #define	MCFUART_UIPCR_CTSCOS	0x10		/* CTS change of state */
138*4882a593Smuzhiyun #define	MCFUART_UIPCR_CTS	0x01		/* CTS value */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  *	Define bit flags in Input Port Register (UIP).
142*4882a593Smuzhiyun  */
143*4882a593Smuzhiyun #define	MCFUART_UIPR_CTS	0x01		/* CTS value */
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun  *	Define bit flags in Output Port Registers (UOP).
147*4882a593Smuzhiyun  *	Clear bit by writing to UOP0, set by writing to UOP1.
148*4882a593Smuzhiyun  */
149*4882a593Smuzhiyun #define	MCFUART_UOP_RTS		0x01		/* RTS set or clear */
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun  *	Define bit flags in the Auxiliary Control Register (UACR).
153*4882a593Smuzhiyun  */
154*4882a593Smuzhiyun #define	MCFUART_UACR_IEC	0x01		/* Input enable control */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun  *	Define bit flags in Interrupt Status Register (UISR).
158*4882a593Smuzhiyun  *	These same bits are used for the Interrupt Mask Register (UIMR).
159*4882a593Smuzhiyun  */
160*4882a593Smuzhiyun #define	MCFUART_UIR_COS		0x80		/* Change of state (CTS) */
161*4882a593Smuzhiyun #define	MCFUART_UIR_DELTABREAK	0x04		/* Break start or stop */
162*4882a593Smuzhiyun #define	MCFUART_UIR_RXREADY	0x02		/* Receiver ready */
163*4882a593Smuzhiyun #define	MCFUART_UIR_TXREADY	0x01		/* Transmitter ready */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #ifdef	CONFIG_M5272
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun  *	Define bit flags in the Transmitter FIFO Register (UTF).
168*4882a593Smuzhiyun  */
169*4882a593Smuzhiyun #define	MCFUART_UTF_TXB		0x1f		/* Transmitter data level */
170*4882a593Smuzhiyun #define	MCFUART_UTF_FULL	0x20		/* Transmitter fifo full */
171*4882a593Smuzhiyun #define	MCFUART_UTF_TXS		0xc0		/* Transmitter status */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun  *	Define bit flags in the Receiver FIFO Register (URF).
175*4882a593Smuzhiyun  */
176*4882a593Smuzhiyun #define	MCFUART_URF_RXB		0x1f		/* Receiver data level */
177*4882a593Smuzhiyun #define	MCFUART_URF_FULL	0x20		/* Receiver fifo full */
178*4882a593Smuzhiyun #define	MCFUART_URF_RXS		0xc0		/* Receiver status */
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #if defined(CONFIG_M54xx)
182*4882a593Smuzhiyun #define MCFUART_TXFIFOSIZE	512
183*4882a593Smuzhiyun #elif defined(CONFIG_M5272)
184*4882a593Smuzhiyun #define MCFUART_TXFIFOSIZE	25
185*4882a593Smuzhiyun #else
186*4882a593Smuzhiyun #define MCFUART_TXFIFOSIZE	1
187*4882a593Smuzhiyun #endif
188*4882a593Smuzhiyun /****************************************************************************/
189*4882a593Smuzhiyun #endif	/* mcfuart_h */
190