1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun 3*4882a593Smuzhiyun /* include/asm-m68knommu/MC68VZ328.h: 'VZ328 control registers 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (c) 2000-2001 Lineo Inc. <www.lineo.com> 6*4882a593Smuzhiyun * Copyright (c) 2000-2001 Lineo Canada Corp. <www.lineo.ca> 7*4882a593Smuzhiyun * Copyright (C) 1999 Vladimir Gurevich <vgurevic@cisco.com> 8*4882a593Smuzhiyun * Bare & Hare Software, Inc. 9*4882a593Smuzhiyun * Based on include/asm-m68knommu/MC68332.h 10*4882a593Smuzhiyun * Copyright (C) 1998 Kenneth Albanowski <kjahds@kjahds.com>, 11*4882a593Smuzhiyun * The Silver Hammer Group, Ltd. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * M68VZ328 fixes by Evan Stawnyczy <evan@lineo.com> 14*4882a593Smuzhiyun * vz multiport fixes by Michael Leslie <mleslie@lineo.com> 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #ifndef _MC68VZ328_H_ 18*4882a593Smuzhiyun #define _MC68VZ328_H_ 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define BYTE_REF(addr) (*((volatile unsigned char*)addr)) 21*4882a593Smuzhiyun #define WORD_REF(addr) (*((volatile unsigned short*)addr)) 22*4882a593Smuzhiyun #define LONG_REF(addr) (*((volatile unsigned long*)addr)) 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define PUT_FIELD(field, val) (((val) << field##_SHIFT) & field##_MASK) 25*4882a593Smuzhiyun #define GET_FIELD(reg, field) (((reg) & field##_MASK) >> field##_SHIFT) 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /********** 28*4882a593Smuzhiyun * 29*4882a593Smuzhiyun * 0xFFFFF0xx -- System Control 30*4882a593Smuzhiyun * 31*4882a593Smuzhiyun **********/ 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* 34*4882a593Smuzhiyun * System Control Register (SCR) 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun #define SCR_ADDR 0xfffff000 37*4882a593Smuzhiyun #define SCR BYTE_REF(SCR_ADDR) 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define SCR_WDTH8 0x01 /* 8-Bit Width Select */ 40*4882a593Smuzhiyun #define SCR_DMAP 0x04 /* Double Map */ 41*4882a593Smuzhiyun #define SCR_SO 0x08 /* Supervisor Only */ 42*4882a593Smuzhiyun #define SCR_BETEN 0x10 /* Bus-Error Time-Out Enable */ 43*4882a593Smuzhiyun #define SCR_PRV 0x20 /* Privilege Violation */ 44*4882a593Smuzhiyun #define SCR_WPV 0x40 /* Write Protect Violation */ 45*4882a593Smuzhiyun #define SCR_BETO 0x80 /* Bus-Error TimeOut */ 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* 48*4882a593Smuzhiyun * Silicon ID Register (Mask Revision Register (MRR) for '328 Compatibility) 49*4882a593Smuzhiyun */ 50*4882a593Smuzhiyun #define MRR_ADDR 0xfffff004 51*4882a593Smuzhiyun #define MRR LONG_REF(MRR_ADDR) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /********** 54*4882a593Smuzhiyun * 55*4882a593Smuzhiyun * 0xFFFFF1xx -- Chip-Select logic 56*4882a593Smuzhiyun * 57*4882a593Smuzhiyun **********/ 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* 60*4882a593Smuzhiyun * Chip Select Group Base Registers 61*4882a593Smuzhiyun */ 62*4882a593Smuzhiyun #define CSGBA_ADDR 0xfffff100 63*4882a593Smuzhiyun #define CSGBB_ADDR 0xfffff102 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun #define CSGBC_ADDR 0xfffff104 66*4882a593Smuzhiyun #define CSGBD_ADDR 0xfffff106 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define CSGBA WORD_REF(CSGBA_ADDR) 69*4882a593Smuzhiyun #define CSGBB WORD_REF(CSGBB_ADDR) 70*4882a593Smuzhiyun #define CSGBC WORD_REF(CSGBC_ADDR) 71*4882a593Smuzhiyun #define CSGBD WORD_REF(CSGBD_ADDR) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* 74*4882a593Smuzhiyun * Chip Select Registers 75*4882a593Smuzhiyun */ 76*4882a593Smuzhiyun #define CSA_ADDR 0xfffff110 77*4882a593Smuzhiyun #define CSB_ADDR 0xfffff112 78*4882a593Smuzhiyun #define CSC_ADDR 0xfffff114 79*4882a593Smuzhiyun #define CSD_ADDR 0xfffff116 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define CSA WORD_REF(CSA_ADDR) 82*4882a593Smuzhiyun #define CSB WORD_REF(CSB_ADDR) 83*4882a593Smuzhiyun #define CSC WORD_REF(CSC_ADDR) 84*4882a593Smuzhiyun #define CSD WORD_REF(CSD_ADDR) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define CSA_EN 0x0001 /* Chip-Select Enable */ 87*4882a593Smuzhiyun #define CSA_SIZ_MASK 0x000e /* Chip-Select Size */ 88*4882a593Smuzhiyun #define CSA_SIZ_SHIFT 1 89*4882a593Smuzhiyun #define CSA_WS_MASK 0x0070 /* Wait State */ 90*4882a593Smuzhiyun #define CSA_WS_SHIFT 4 91*4882a593Smuzhiyun #define CSA_BSW 0x0080 /* Data Bus Width */ 92*4882a593Smuzhiyun #define CSA_FLASH 0x0100 /* FLASH Memory Support */ 93*4882a593Smuzhiyun #define CSA_RO 0x8000 /* Read-Only */ 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define CSB_EN 0x0001 /* Chip-Select Enable */ 96*4882a593Smuzhiyun #define CSB_SIZ_MASK 0x000e /* Chip-Select Size */ 97*4882a593Smuzhiyun #define CSB_SIZ_SHIFT 1 98*4882a593Smuzhiyun #define CSB_WS_MASK 0x0070 /* Wait State */ 99*4882a593Smuzhiyun #define CSB_WS_SHIFT 4 100*4882a593Smuzhiyun #define CSB_BSW 0x0080 /* Data Bus Width */ 101*4882a593Smuzhiyun #define CSB_FLASH 0x0100 /* FLASH Memory Support */ 102*4882a593Smuzhiyun #define CSB_UPSIZ_MASK 0x1800 /* Unprotected memory block size */ 103*4882a593Smuzhiyun #define CSB_UPSIZ_SHIFT 11 104*4882a593Smuzhiyun #define CSB_ROP 0x2000 /* Readonly if protected */ 105*4882a593Smuzhiyun #define CSB_SOP 0x4000 /* Supervisor only if protected */ 106*4882a593Smuzhiyun #define CSB_RO 0x8000 /* Read-Only */ 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define CSC_EN 0x0001 /* Chip-Select Enable */ 109*4882a593Smuzhiyun #define CSC_SIZ_MASK 0x000e /* Chip-Select Size */ 110*4882a593Smuzhiyun #define CSC_SIZ_SHIFT 1 111*4882a593Smuzhiyun #define CSC_WS_MASK 0x0070 /* Wait State */ 112*4882a593Smuzhiyun #define CSC_WS_SHIFT 4 113*4882a593Smuzhiyun #define CSC_BSW 0x0080 /* Data Bus Width */ 114*4882a593Smuzhiyun #define CSC_FLASH 0x0100 /* FLASH Memory Support */ 115*4882a593Smuzhiyun #define CSC_UPSIZ_MASK 0x1800 /* Unprotected memory block size */ 116*4882a593Smuzhiyun #define CSC_UPSIZ_SHIFT 11 117*4882a593Smuzhiyun #define CSC_ROP 0x2000 /* Readonly if protected */ 118*4882a593Smuzhiyun #define CSC_SOP 0x4000 /* Supervisor only if protected */ 119*4882a593Smuzhiyun #define CSC_RO 0x8000 /* Read-Only */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define CSD_EN 0x0001 /* Chip-Select Enable */ 122*4882a593Smuzhiyun #define CSD_SIZ_MASK 0x000e /* Chip-Select Size */ 123*4882a593Smuzhiyun #define CSD_SIZ_SHIFT 1 124*4882a593Smuzhiyun #define CSD_WS_MASK 0x0070 /* Wait State */ 125*4882a593Smuzhiyun #define CSD_WS_SHIFT 4 126*4882a593Smuzhiyun #define CSD_BSW 0x0080 /* Data Bus Width */ 127*4882a593Smuzhiyun #define CSD_FLASH 0x0100 /* FLASH Memory Support */ 128*4882a593Smuzhiyun #define CSD_DRAM 0x0200 /* Dram Selection */ 129*4882a593Smuzhiyun #define CSD_COMB 0x0400 /* Combining */ 130*4882a593Smuzhiyun #define CSD_UPSIZ_MASK 0x1800 /* Unprotected memory block size */ 131*4882a593Smuzhiyun #define CSD_UPSIZ_SHIFT 11 132*4882a593Smuzhiyun #define CSD_ROP 0x2000 /* Readonly if protected */ 133*4882a593Smuzhiyun #define CSD_SOP 0x4000 /* Supervisor only if protected */ 134*4882a593Smuzhiyun #define CSD_RO 0x8000 /* Read-Only */ 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* 137*4882a593Smuzhiyun * Emulation Chip-Select Register 138*4882a593Smuzhiyun */ 139*4882a593Smuzhiyun #define EMUCS_ADDR 0xfffff118 140*4882a593Smuzhiyun #define EMUCS WORD_REF(EMUCS_ADDR) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #define EMUCS_WS_MASK 0x0070 143*4882a593Smuzhiyun #define EMUCS_WS_SHIFT 4 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /********** 146*4882a593Smuzhiyun * 147*4882a593Smuzhiyun * 0xFFFFF2xx -- Phase Locked Loop (PLL) & Power Control 148*4882a593Smuzhiyun * 149*4882a593Smuzhiyun **********/ 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* 152*4882a593Smuzhiyun * PLL Control Register 153*4882a593Smuzhiyun */ 154*4882a593Smuzhiyun #define PLLCR_ADDR 0xfffff200 155*4882a593Smuzhiyun #define PLLCR WORD_REF(PLLCR_ADDR) 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define PLLCR_DISPLL 0x0008 /* Disable PLL */ 158*4882a593Smuzhiyun #define PLLCR_CLKEN 0x0010 /* Clock (CLKO pin) enable */ 159*4882a593Smuzhiyun #define PLLCR_PRESC 0x0020 /* VCO prescaler */ 160*4882a593Smuzhiyun #define PLLCR_SYSCLK_SEL_MASK 0x0700 /* System Clock Selection */ 161*4882a593Smuzhiyun #define PLLCR_SYSCLK_SEL_SHIFT 8 162*4882a593Smuzhiyun #define PLLCR_LCDCLK_SEL_MASK 0x3800 /* LCD Clock Selection */ 163*4882a593Smuzhiyun #define PLLCR_LCDCLK_SEL_SHIFT 11 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun /* '328-compatible definitions */ 166*4882a593Smuzhiyun #define PLLCR_PIXCLK_SEL_MASK PLLCR_LCDCLK_SEL_MASK 167*4882a593Smuzhiyun #define PLLCR_PIXCLK_SEL_SHIFT PLLCR_LCDCLK_SEL_SHIFT 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* 170*4882a593Smuzhiyun * PLL Frequency Select Register 171*4882a593Smuzhiyun */ 172*4882a593Smuzhiyun #define PLLFSR_ADDR 0xfffff202 173*4882a593Smuzhiyun #define PLLFSR WORD_REF(PLLFSR_ADDR) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #define PLLFSR_PC_MASK 0x00ff /* P Count */ 176*4882a593Smuzhiyun #define PLLFSR_PC_SHIFT 0 177*4882a593Smuzhiyun #define PLLFSR_QC_MASK 0x0f00 /* Q Count */ 178*4882a593Smuzhiyun #define PLLFSR_QC_SHIFT 8 179*4882a593Smuzhiyun #define PLLFSR_PROT 0x4000 /* Protect P & Q */ 180*4882a593Smuzhiyun #define PLLFSR_CLK32 0x8000 /* Clock 32 (kHz) */ 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* 183*4882a593Smuzhiyun * Power Control Register 184*4882a593Smuzhiyun */ 185*4882a593Smuzhiyun #define PCTRL_ADDR 0xfffff207 186*4882a593Smuzhiyun #define PCTRL BYTE_REF(PCTRL_ADDR) 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define PCTRL_WIDTH_MASK 0x1f /* CPU Clock bursts width */ 189*4882a593Smuzhiyun #define PCTRL_WIDTH_SHIFT 0 190*4882a593Smuzhiyun #define PCTRL_PCEN 0x80 /* Power Control Enable */ 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /********** 193*4882a593Smuzhiyun * 194*4882a593Smuzhiyun * 0xFFFFF3xx -- Interrupt Controller 195*4882a593Smuzhiyun * 196*4882a593Smuzhiyun **********/ 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* 199*4882a593Smuzhiyun * Interrupt Vector Register 200*4882a593Smuzhiyun */ 201*4882a593Smuzhiyun #define IVR_ADDR 0xfffff300 202*4882a593Smuzhiyun #define IVR BYTE_REF(IVR_ADDR) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define IVR_VECTOR_MASK 0xF8 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun /* 207*4882a593Smuzhiyun * Interrupt control Register 208*4882a593Smuzhiyun */ 209*4882a593Smuzhiyun #define ICR_ADDR 0xfffff302 210*4882a593Smuzhiyun #define ICR WORD_REF(ICR_ADDR) 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #define ICR_POL5 0x0080 /* Polarity Control for IRQ5 */ 213*4882a593Smuzhiyun #define ICR_ET6 0x0100 /* Edge Trigger Select for IRQ6 */ 214*4882a593Smuzhiyun #define ICR_ET3 0x0200 /* Edge Trigger Select for IRQ3 */ 215*4882a593Smuzhiyun #define ICR_ET2 0x0400 /* Edge Trigger Select for IRQ2 */ 216*4882a593Smuzhiyun #define ICR_ET1 0x0800 /* Edge Trigger Select for IRQ1 */ 217*4882a593Smuzhiyun #define ICR_POL6 0x1000 /* Polarity Control for IRQ6 */ 218*4882a593Smuzhiyun #define ICR_POL3 0x2000 /* Polarity Control for IRQ3 */ 219*4882a593Smuzhiyun #define ICR_POL2 0x4000 /* Polarity Control for IRQ2 */ 220*4882a593Smuzhiyun #define ICR_POL1 0x8000 /* Polarity Control for IRQ1 */ 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun /* 223*4882a593Smuzhiyun * Interrupt Mask Register 224*4882a593Smuzhiyun */ 225*4882a593Smuzhiyun #define IMR_ADDR 0xfffff304 226*4882a593Smuzhiyun #define IMR LONG_REF(IMR_ADDR) 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* 229*4882a593Smuzhiyun * Define the names for bit positions first. This is useful for 230*4882a593Smuzhiyun * request_irq 231*4882a593Smuzhiyun */ 232*4882a593Smuzhiyun #define SPI2_IRQ_NUM 0 /* SPI 2 interrupt */ 233*4882a593Smuzhiyun #define TMR_IRQ_NUM 1 /* Timer 1 interrupt */ 234*4882a593Smuzhiyun #define UART1_IRQ_NUM 2 /* UART 1 interrupt */ 235*4882a593Smuzhiyun #define WDT_IRQ_NUM 3 /* Watchdog Timer interrupt */ 236*4882a593Smuzhiyun #define RTC_IRQ_NUM 4 /* RTC interrupt */ 237*4882a593Smuzhiyun #define TMR2_IRQ_NUM 5 /* Timer 2 interrupt */ 238*4882a593Smuzhiyun #define KB_IRQ_NUM 6 /* Keyboard Interrupt */ 239*4882a593Smuzhiyun #define PWM1_IRQ_NUM 7 /* Pulse-Width Modulator 1 int. */ 240*4882a593Smuzhiyun #define INT0_IRQ_NUM 8 /* External INT0 */ 241*4882a593Smuzhiyun #define INT1_IRQ_NUM 9 /* External INT1 */ 242*4882a593Smuzhiyun #define INT2_IRQ_NUM 10 /* External INT2 */ 243*4882a593Smuzhiyun #define INT3_IRQ_NUM 11 /* External INT3 */ 244*4882a593Smuzhiyun #define UART2_IRQ_NUM 12 /* UART 2 interrupt */ 245*4882a593Smuzhiyun #define PWM2_IRQ_NUM 13 /* Pulse-Width Modulator 1 int. */ 246*4882a593Smuzhiyun #define IRQ1_IRQ_NUM 16 /* IRQ1 */ 247*4882a593Smuzhiyun #define IRQ2_IRQ_NUM 17 /* IRQ2 */ 248*4882a593Smuzhiyun #define IRQ3_IRQ_NUM 18 /* IRQ3 */ 249*4882a593Smuzhiyun #define IRQ6_IRQ_NUM 19 /* IRQ6 */ 250*4882a593Smuzhiyun #define IRQ5_IRQ_NUM 20 /* IRQ5 */ 251*4882a593Smuzhiyun #define SPI1_IRQ_NUM 21 /* SPI 1 interrupt */ 252*4882a593Smuzhiyun #define SAM_IRQ_NUM 22 /* Sampling Timer for RTC */ 253*4882a593Smuzhiyun #define EMIQ_IRQ_NUM 23 /* Emulator Interrupt */ 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #define SPI_IRQ_NUM SPI2_IRQ_NUM 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* '328-compatible definitions */ 258*4882a593Smuzhiyun #define SPIM_IRQ_NUM SPI_IRQ_NUM 259*4882a593Smuzhiyun #define TMR1_IRQ_NUM TMR_IRQ_NUM 260*4882a593Smuzhiyun #define UART_IRQ_NUM UART1_IRQ_NUM 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun /* 263*4882a593Smuzhiyun * Here go the bitmasks themselves 264*4882a593Smuzhiyun */ 265*4882a593Smuzhiyun #define IMR_MSPI (1 << SPI_IRQ_NUM) /* Mask SPI interrupt */ 266*4882a593Smuzhiyun #define IMR_MTMR (1 << TMR_IRQ_NUM) /* Mask Timer interrupt */ 267*4882a593Smuzhiyun #define IMR_MUART (1 << UART_IRQ_NUM) /* Mask UART interrupt */ 268*4882a593Smuzhiyun #define IMR_MWDT (1 << WDT_IRQ_NUM) /* Mask Watchdog Timer interrupt */ 269*4882a593Smuzhiyun #define IMR_MRTC (1 << RTC_IRQ_NUM) /* Mask RTC interrupt */ 270*4882a593Smuzhiyun #define IMR_MKB (1 << KB_IRQ_NUM) /* Mask Keyboard Interrupt */ 271*4882a593Smuzhiyun #define IMR_MPWM (1 << PWM_IRQ_NUM) /* Mask Pulse-Width Modulator int. */ 272*4882a593Smuzhiyun #define IMR_MINT0 (1 << INT0_IRQ_NUM) /* Mask External INT0 */ 273*4882a593Smuzhiyun #define IMR_MINT1 (1 << INT1_IRQ_NUM) /* Mask External INT1 */ 274*4882a593Smuzhiyun #define IMR_MINT2 (1 << INT2_IRQ_NUM) /* Mask External INT2 */ 275*4882a593Smuzhiyun #define IMR_MINT3 (1 << INT3_IRQ_NUM) /* Mask External INT3 */ 276*4882a593Smuzhiyun #define IMR_MIRQ1 (1 << IRQ1_IRQ_NUM) /* Mask IRQ1 */ 277*4882a593Smuzhiyun #define IMR_MIRQ2 (1 << IRQ2_IRQ_NUM) /* Mask IRQ2 */ 278*4882a593Smuzhiyun #define IMR_MIRQ3 (1 << IRQ3_IRQ_NUM) /* Mask IRQ3 */ 279*4882a593Smuzhiyun #define IMR_MIRQ6 (1 << IRQ6_IRQ_NUM) /* Mask IRQ6 */ 280*4882a593Smuzhiyun #define IMR_MIRQ5 (1 << IRQ5_IRQ_NUM) /* Mask IRQ5 */ 281*4882a593Smuzhiyun #define IMR_MSAM (1 << SAM_IRQ_NUM) /* Mask Sampling Timer for RTC */ 282*4882a593Smuzhiyun #define IMR_MEMIQ (1 << EMIQ_IRQ_NUM) /* Mask Emulator Interrupt */ 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun /* '328-compatible definitions */ 285*4882a593Smuzhiyun #define IMR_MSPIM IMR_MSPI 286*4882a593Smuzhiyun #define IMR_MTMR1 IMR_MTMR 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun /* 289*4882a593Smuzhiyun * Interrupt Status Register 290*4882a593Smuzhiyun */ 291*4882a593Smuzhiyun #define ISR_ADDR 0xfffff30c 292*4882a593Smuzhiyun #define ISR LONG_REF(ISR_ADDR) 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define ISR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */ 295*4882a593Smuzhiyun #define ISR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */ 296*4882a593Smuzhiyun #define ISR_UART (1 << UART_IRQ_NUM) /* UART interrupt */ 297*4882a593Smuzhiyun #define ISR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */ 298*4882a593Smuzhiyun #define ISR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */ 299*4882a593Smuzhiyun #define ISR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */ 300*4882a593Smuzhiyun #define ISR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */ 301*4882a593Smuzhiyun #define ISR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */ 302*4882a593Smuzhiyun #define ISR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */ 303*4882a593Smuzhiyun #define ISR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */ 304*4882a593Smuzhiyun #define ISR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */ 305*4882a593Smuzhiyun #define ISR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */ 306*4882a593Smuzhiyun #define ISR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */ 307*4882a593Smuzhiyun #define ISR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */ 308*4882a593Smuzhiyun #define ISR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */ 309*4882a593Smuzhiyun #define ISR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */ 310*4882a593Smuzhiyun #define ISR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */ 311*4882a593Smuzhiyun #define ISR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */ 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun /* '328-compatible definitions */ 314*4882a593Smuzhiyun #define ISR_SPIM ISR_SPI 315*4882a593Smuzhiyun #define ISR_TMR1 ISR_TMR 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /* 318*4882a593Smuzhiyun * Interrupt Pending Register 319*4882a593Smuzhiyun */ 320*4882a593Smuzhiyun #define IPR_ADDR 0xfffff30c 321*4882a593Smuzhiyun #define IPR LONG_REF(IPR_ADDR) 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define IPR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */ 324*4882a593Smuzhiyun #define IPR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */ 325*4882a593Smuzhiyun #define IPR_UART (1 << UART_IRQ_NUM) /* UART interrupt */ 326*4882a593Smuzhiyun #define IPR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */ 327*4882a593Smuzhiyun #define IPR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */ 328*4882a593Smuzhiyun #define IPR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */ 329*4882a593Smuzhiyun #define IPR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */ 330*4882a593Smuzhiyun #define IPR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */ 331*4882a593Smuzhiyun #define IPR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */ 332*4882a593Smuzhiyun #define IPR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */ 333*4882a593Smuzhiyun #define IPR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */ 334*4882a593Smuzhiyun #define IPR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */ 335*4882a593Smuzhiyun #define IPR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */ 336*4882a593Smuzhiyun #define IPR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */ 337*4882a593Smuzhiyun #define IPR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */ 338*4882a593Smuzhiyun #define IPR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */ 339*4882a593Smuzhiyun #define IPR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */ 340*4882a593Smuzhiyun #define IPR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */ 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun /* '328-compatible definitions */ 343*4882a593Smuzhiyun #define IPR_SPIM IPR_SPI 344*4882a593Smuzhiyun #define IPR_TMR1 IPR_TMR 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun /********** 347*4882a593Smuzhiyun * 348*4882a593Smuzhiyun * 0xFFFFF4xx -- Parallel Ports 349*4882a593Smuzhiyun * 350*4882a593Smuzhiyun **********/ 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun /* 353*4882a593Smuzhiyun * Port A 354*4882a593Smuzhiyun */ 355*4882a593Smuzhiyun #define PADIR_ADDR 0xfffff400 /* Port A direction reg */ 356*4882a593Smuzhiyun #define PADATA_ADDR 0xfffff401 /* Port A data register */ 357*4882a593Smuzhiyun #define PAPUEN_ADDR 0xfffff402 /* Port A Pull-Up enable reg */ 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun #define PADIR BYTE_REF(PADIR_ADDR) 360*4882a593Smuzhiyun #define PADATA BYTE_REF(PADATA_ADDR) 361*4882a593Smuzhiyun #define PAPUEN BYTE_REF(PAPUEN_ADDR) 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun #define PA(x) (1 << (x)) 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun /* 366*4882a593Smuzhiyun * Port B 367*4882a593Smuzhiyun */ 368*4882a593Smuzhiyun #define PBDIR_ADDR 0xfffff408 /* Port B direction reg */ 369*4882a593Smuzhiyun #define PBDATA_ADDR 0xfffff409 /* Port B data register */ 370*4882a593Smuzhiyun #define PBPUEN_ADDR 0xfffff40a /* Port B Pull-Up enable reg */ 371*4882a593Smuzhiyun #define PBSEL_ADDR 0xfffff40b /* Port B Select Register */ 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun #define PBDIR BYTE_REF(PBDIR_ADDR) 374*4882a593Smuzhiyun #define PBDATA BYTE_REF(PBDATA_ADDR) 375*4882a593Smuzhiyun #define PBPUEN BYTE_REF(PBPUEN_ADDR) 376*4882a593Smuzhiyun #define PBSEL BYTE_REF(PBSEL_ADDR) 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun #define PB(x) (1 << (x)) 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun #define PB_CSB0 0x01 /* Use CSB0 as PB[0] */ 381*4882a593Smuzhiyun #define PB_CSB1 0x02 /* Use CSB1 as PB[1] */ 382*4882a593Smuzhiyun #define PB_CSC0_RAS0 0x04 /* Use CSC0/RAS0 as PB[2] */ 383*4882a593Smuzhiyun #define PB_CSC1_RAS1 0x08 /* Use CSC1/RAS1 as PB[3] */ 384*4882a593Smuzhiyun #define PB_CSD0_CAS0 0x10 /* Use CSD0/CAS0 as PB[4] */ 385*4882a593Smuzhiyun #define PB_CSD1_CAS1 0x20 /* Use CSD1/CAS1 as PB[5] */ 386*4882a593Smuzhiyun #define PB_TIN_TOUT 0x40 /* Use TIN/TOUT as PB[6] */ 387*4882a593Smuzhiyun #define PB_PWMO 0x80 /* Use PWMO as PB[7] */ 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun /* 390*4882a593Smuzhiyun * Port C 391*4882a593Smuzhiyun */ 392*4882a593Smuzhiyun #define PCDIR_ADDR 0xfffff410 /* Port C direction reg */ 393*4882a593Smuzhiyun #define PCDATA_ADDR 0xfffff411 /* Port C data register */ 394*4882a593Smuzhiyun #define PCPDEN_ADDR 0xfffff412 /* Port C Pull-Down enb. reg */ 395*4882a593Smuzhiyun #define PCSEL_ADDR 0xfffff413 /* Port C Select Register */ 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun #define PCDIR BYTE_REF(PCDIR_ADDR) 398*4882a593Smuzhiyun #define PCDATA BYTE_REF(PCDATA_ADDR) 399*4882a593Smuzhiyun #define PCPDEN BYTE_REF(PCPDEN_ADDR) 400*4882a593Smuzhiyun #define PCSEL BYTE_REF(PCSEL_ADDR) 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #define PC(x) (1 << (x)) 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #define PC_LD0 0x01 /* Use LD0 as PC[0] */ 405*4882a593Smuzhiyun #define PC_LD1 0x02 /* Use LD1 as PC[1] */ 406*4882a593Smuzhiyun #define PC_LD2 0x04 /* Use LD2 as PC[2] */ 407*4882a593Smuzhiyun #define PC_LD3 0x08 /* Use LD3 as PC[3] */ 408*4882a593Smuzhiyun #define PC_LFLM 0x10 /* Use LFLM as PC[4] */ 409*4882a593Smuzhiyun #define PC_LLP 0x20 /* Use LLP as PC[5] */ 410*4882a593Smuzhiyun #define PC_LCLK 0x40 /* Use LCLK as PC[6] */ 411*4882a593Smuzhiyun #define PC_LACD 0x80 /* Use LACD as PC[7] */ 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun /* 414*4882a593Smuzhiyun * Port D 415*4882a593Smuzhiyun */ 416*4882a593Smuzhiyun #define PDDIR_ADDR 0xfffff418 /* Port D direction reg */ 417*4882a593Smuzhiyun #define PDDATA_ADDR 0xfffff419 /* Port D data register */ 418*4882a593Smuzhiyun #define PDPUEN_ADDR 0xfffff41a /* Port D Pull-Up enable reg */ 419*4882a593Smuzhiyun #define PDSEL_ADDR 0xfffff41b /* Port D Select Register */ 420*4882a593Smuzhiyun #define PDPOL_ADDR 0xfffff41c /* Port D Polarity Register */ 421*4882a593Smuzhiyun #define PDIRQEN_ADDR 0xfffff41d /* Port D IRQ enable register */ 422*4882a593Smuzhiyun #define PDKBEN_ADDR 0xfffff41e /* Port D Keyboard Enable reg */ 423*4882a593Smuzhiyun #define PDIQEG_ADDR 0xfffff41f /* Port D IRQ Edge Register */ 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun #define PDDIR BYTE_REF(PDDIR_ADDR) 426*4882a593Smuzhiyun #define PDDATA BYTE_REF(PDDATA_ADDR) 427*4882a593Smuzhiyun #define PDPUEN BYTE_REF(PDPUEN_ADDR) 428*4882a593Smuzhiyun #define PDSEL BYTE_REF(PDSEL_ADDR) 429*4882a593Smuzhiyun #define PDPOL BYTE_REF(PDPOL_ADDR) 430*4882a593Smuzhiyun #define PDIRQEN BYTE_REF(PDIRQEN_ADDR) 431*4882a593Smuzhiyun #define PDKBEN BYTE_REF(PDKBEN_ADDR) 432*4882a593Smuzhiyun #define PDIQEG BYTE_REF(PDIQEG_ADDR) 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun #define PD(x) (1 << (x)) 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun #define PD_INT0 0x01 /* Use INT0 as PD[0] */ 437*4882a593Smuzhiyun #define PD_INT1 0x02 /* Use INT1 as PD[1] */ 438*4882a593Smuzhiyun #define PD_INT2 0x04 /* Use INT2 as PD[2] */ 439*4882a593Smuzhiyun #define PD_INT3 0x08 /* Use INT3 as PD[3] */ 440*4882a593Smuzhiyun #define PD_IRQ1 0x10 /* Use IRQ1 as PD[4] */ 441*4882a593Smuzhiyun #define PD_IRQ2 0x20 /* Use IRQ2 as PD[5] */ 442*4882a593Smuzhiyun #define PD_IRQ3 0x40 /* Use IRQ3 as PD[6] */ 443*4882a593Smuzhiyun #define PD_IRQ6 0x80 /* Use IRQ6 as PD[7] */ 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun /* 446*4882a593Smuzhiyun * Port E 447*4882a593Smuzhiyun */ 448*4882a593Smuzhiyun #define PEDIR_ADDR 0xfffff420 /* Port E direction reg */ 449*4882a593Smuzhiyun #define PEDATA_ADDR 0xfffff421 /* Port E data register */ 450*4882a593Smuzhiyun #define PEPUEN_ADDR 0xfffff422 /* Port E Pull-Up enable reg */ 451*4882a593Smuzhiyun #define PESEL_ADDR 0xfffff423 /* Port E Select Register */ 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun #define PEDIR BYTE_REF(PEDIR_ADDR) 454*4882a593Smuzhiyun #define PEDATA BYTE_REF(PEDATA_ADDR) 455*4882a593Smuzhiyun #define PEPUEN BYTE_REF(PEPUEN_ADDR) 456*4882a593Smuzhiyun #define PESEL BYTE_REF(PESEL_ADDR) 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun #define PE(x) (1 << (x)) 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun #define PE_SPMTXD 0x01 /* Use SPMTXD as PE[0] */ 461*4882a593Smuzhiyun #define PE_SPMRXD 0x02 /* Use SPMRXD as PE[1] */ 462*4882a593Smuzhiyun #define PE_SPMCLK 0x04 /* Use SPMCLK as PE[2] */ 463*4882a593Smuzhiyun #define PE_DWE 0x08 /* Use DWE as PE[3] */ 464*4882a593Smuzhiyun #define PE_RXD 0x10 /* Use RXD as PE[4] */ 465*4882a593Smuzhiyun #define PE_TXD 0x20 /* Use TXD as PE[5] */ 466*4882a593Smuzhiyun #define PE_RTS 0x40 /* Use RTS as PE[6] */ 467*4882a593Smuzhiyun #define PE_CTS 0x80 /* Use CTS as PE[7] */ 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun /* 470*4882a593Smuzhiyun * Port F 471*4882a593Smuzhiyun */ 472*4882a593Smuzhiyun #define PFDIR_ADDR 0xfffff428 /* Port F direction reg */ 473*4882a593Smuzhiyun #define PFDATA_ADDR 0xfffff429 /* Port F data register */ 474*4882a593Smuzhiyun #define PFPUEN_ADDR 0xfffff42a /* Port F Pull-Up enable reg */ 475*4882a593Smuzhiyun #define PFSEL_ADDR 0xfffff42b /* Port F Select Register */ 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun #define PFDIR BYTE_REF(PFDIR_ADDR) 478*4882a593Smuzhiyun #define PFDATA BYTE_REF(PFDATA_ADDR) 479*4882a593Smuzhiyun #define PFPUEN BYTE_REF(PFPUEN_ADDR) 480*4882a593Smuzhiyun #define PFSEL BYTE_REF(PFSEL_ADDR) 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun #define PF(x) (1 << (x)) 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun #define PF_LCONTRAST 0x01 /* Use LCONTRAST as PF[0] */ 485*4882a593Smuzhiyun #define PF_IRQ5 0x02 /* Use IRQ5 as PF[1] */ 486*4882a593Smuzhiyun #define PF_CLKO 0x04 /* Use CLKO as PF[2] */ 487*4882a593Smuzhiyun #define PF_A20 0x08 /* Use A20 as PF[3] */ 488*4882a593Smuzhiyun #define PF_A21 0x10 /* Use A21 as PF[4] */ 489*4882a593Smuzhiyun #define PF_A22 0x20 /* Use A22 as PF[5] */ 490*4882a593Smuzhiyun #define PF_A23 0x40 /* Use A23 as PF[6] */ 491*4882a593Smuzhiyun #define PF_CSA1 0x80 /* Use CSA1 as PF[7] */ 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun /* 494*4882a593Smuzhiyun * Port G 495*4882a593Smuzhiyun */ 496*4882a593Smuzhiyun #define PGDIR_ADDR 0xfffff430 /* Port G direction reg */ 497*4882a593Smuzhiyun #define PGDATA_ADDR 0xfffff431 /* Port G data register */ 498*4882a593Smuzhiyun #define PGPUEN_ADDR 0xfffff432 /* Port G Pull-Up enable reg */ 499*4882a593Smuzhiyun #define PGSEL_ADDR 0xfffff433 /* Port G Select Register */ 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun #define PGDIR BYTE_REF(PGDIR_ADDR) 502*4882a593Smuzhiyun #define PGDATA BYTE_REF(PGDATA_ADDR) 503*4882a593Smuzhiyun #define PGPUEN BYTE_REF(PGPUEN_ADDR) 504*4882a593Smuzhiyun #define PGSEL BYTE_REF(PGSEL_ADDR) 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun #define PG(x) (1 << (x)) 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun #define PG_BUSW_DTACK 0x01 /* Use BUSW/DTACK as PG[0] */ 509*4882a593Smuzhiyun #define PG_A0 0x02 /* Use A0 as PG[1] */ 510*4882a593Smuzhiyun #define PG_EMUIRQ 0x04 /* Use EMUIRQ as PG[2] */ 511*4882a593Smuzhiyun #define PG_HIZ_P_D 0x08 /* Use HIZ/P/D as PG[3] */ 512*4882a593Smuzhiyun #define PG_EMUCS 0x10 /* Use EMUCS as PG[4] */ 513*4882a593Smuzhiyun #define PG_EMUBRK 0x20 /* Use EMUBRK as PG[5] */ 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun /* 516*4882a593Smuzhiyun * Port J 517*4882a593Smuzhiyun */ 518*4882a593Smuzhiyun #define PJDIR_ADDR 0xfffff438 /* Port J direction reg */ 519*4882a593Smuzhiyun #define PJDATA_ADDR 0xfffff439 /* Port J data register */ 520*4882a593Smuzhiyun #define PJPUEN_ADDR 0xfffff43A /* Port J Pull-Up enb. reg */ 521*4882a593Smuzhiyun #define PJSEL_ADDR 0xfffff43B /* Port J Select Register */ 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun #define PJDIR BYTE_REF(PJDIR_ADDR) 524*4882a593Smuzhiyun #define PJDATA BYTE_REF(PJDATA_ADDR) 525*4882a593Smuzhiyun #define PJPUEN BYTE_REF(PJPUEN_ADDR) 526*4882a593Smuzhiyun #define PJSEL BYTE_REF(PJSEL_ADDR) 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun #define PJ(x) (1 << (x)) 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun /* 531*4882a593Smuzhiyun * Port K 532*4882a593Smuzhiyun */ 533*4882a593Smuzhiyun #define PKDIR_ADDR 0xfffff440 /* Port K direction reg */ 534*4882a593Smuzhiyun #define PKDATA_ADDR 0xfffff441 /* Port K data register */ 535*4882a593Smuzhiyun #define PKPUEN_ADDR 0xfffff442 /* Port K Pull-Up enb. reg */ 536*4882a593Smuzhiyun #define PKSEL_ADDR 0xfffff443 /* Port K Select Register */ 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun #define PKDIR BYTE_REF(PKDIR_ADDR) 539*4882a593Smuzhiyun #define PKDATA BYTE_REF(PKDATA_ADDR) 540*4882a593Smuzhiyun #define PKPUEN BYTE_REF(PKPUEN_ADDR) 541*4882a593Smuzhiyun #define PKSEL BYTE_REF(PKSEL_ADDR) 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun #define PK(x) (1 << (x)) 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun #define PK_DATAREADY 0x01 /* Use ~DATA_READY as PK[0] */ 546*4882a593Smuzhiyun #define PK_PWM2 0x01 /* Use PWM2 as PK[0] */ 547*4882a593Smuzhiyun #define PK_R_W 0x02 /* Use R/W as PK[1] */ 548*4882a593Smuzhiyun #define PK_LDS 0x04 /* Use /LDS as PK[2] */ 549*4882a593Smuzhiyun #define PK_UDS 0x08 /* Use /UDS as PK[3] */ 550*4882a593Smuzhiyun #define PK_LD4 0x10 /* Use LD4 as PK[4] */ 551*4882a593Smuzhiyun #define PK_LD5 0x20 /* Use LD5 as PK[5] */ 552*4882a593Smuzhiyun #define PK_LD6 0x40 /* Use LD6 as PK[6] */ 553*4882a593Smuzhiyun #define PK_LD7 0x80 /* Use LD7 as PK[7] */ 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun #define PJDIR_ADDR 0xfffff438 /* Port J direction reg */ 556*4882a593Smuzhiyun #define PJDATA_ADDR 0xfffff439 /* Port J data register */ 557*4882a593Smuzhiyun #define PJPUEN_ADDR 0xfffff43A /* Port J Pull-Up enable reg */ 558*4882a593Smuzhiyun #define PJSEL_ADDR 0xfffff43B /* Port J Select Register */ 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun #define PJDIR BYTE_REF(PJDIR_ADDR) 561*4882a593Smuzhiyun #define PJDATA BYTE_REF(PJDATA_ADDR) 562*4882a593Smuzhiyun #define PJPUEN BYTE_REF(PJPUEN_ADDR) 563*4882a593Smuzhiyun #define PJSEL BYTE_REF(PJSEL_ADDR) 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun #define PJ(x) (1 << (x)) 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun #define PJ_MOSI 0x01 /* Use MOSI as PJ[0] */ 568*4882a593Smuzhiyun #define PJ_MISO 0x02 /* Use MISO as PJ[1] */ 569*4882a593Smuzhiyun #define PJ_SPICLK1 0x04 /* Use SPICLK1 as PJ[2] */ 570*4882a593Smuzhiyun #define PJ_SS 0x08 /* Use SS as PJ[3] */ 571*4882a593Smuzhiyun #define PJ_RXD2 0x10 /* Use RXD2 as PJ[4] */ 572*4882a593Smuzhiyun #define PJ_TXD2 0x20 /* Use TXD2 as PJ[5] */ 573*4882a593Smuzhiyun #define PJ_RTS2 0x40 /* Use RTS2 as PJ[5] */ 574*4882a593Smuzhiyun #define PJ_CTS2 0x80 /* Use CTS2 as PJ[5] */ 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun /* 577*4882a593Smuzhiyun * Port M 578*4882a593Smuzhiyun */ 579*4882a593Smuzhiyun #define PMDIR_ADDR 0xfffff448 /* Port M direction reg */ 580*4882a593Smuzhiyun #define PMDATA_ADDR 0xfffff449 /* Port M data register */ 581*4882a593Smuzhiyun #define PMPUEN_ADDR 0xfffff44a /* Port M Pull-Up enable reg */ 582*4882a593Smuzhiyun #define PMSEL_ADDR 0xfffff44b /* Port M Select Register */ 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun #define PMDIR BYTE_REF(PMDIR_ADDR) 585*4882a593Smuzhiyun #define PMDATA BYTE_REF(PMDATA_ADDR) 586*4882a593Smuzhiyun #define PMPUEN BYTE_REF(PMPUEN_ADDR) 587*4882a593Smuzhiyun #define PMSEL BYTE_REF(PMSEL_ADDR) 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun #define PM(x) (1 << (x)) 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun #define PM_SDCLK 0x01 /* Use SDCLK as PM[0] */ 592*4882a593Smuzhiyun #define PM_SDCE 0x02 /* Use SDCE as PM[1] */ 593*4882a593Smuzhiyun #define PM_DQMH 0x04 /* Use DQMH as PM[2] */ 594*4882a593Smuzhiyun #define PM_DQML 0x08 /* Use DQML as PM[3] */ 595*4882a593Smuzhiyun #define PM_SDA10 0x10 /* Use SDA10 as PM[4] */ 596*4882a593Smuzhiyun #define PM_DMOE 0x20 /* Use DMOE as PM[5] */ 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun /********** 599*4882a593Smuzhiyun * 600*4882a593Smuzhiyun * 0xFFFFF5xx -- Pulse-Width Modulator (PWM) 601*4882a593Smuzhiyun * 602*4882a593Smuzhiyun **********/ 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun /* 605*4882a593Smuzhiyun * PWM Control Register 606*4882a593Smuzhiyun */ 607*4882a593Smuzhiyun #define PWMC_ADDR 0xfffff500 608*4882a593Smuzhiyun #define PWMC WORD_REF(PWMC_ADDR) 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun #define PWMC_CLKSEL_MASK 0x0003 /* Clock Selection */ 611*4882a593Smuzhiyun #define PWMC_CLKSEL_SHIFT 0 612*4882a593Smuzhiyun #define PWMC_REPEAT_MASK 0x000c /* Sample Repeats */ 613*4882a593Smuzhiyun #define PWMC_REPEAT_SHIFT 2 614*4882a593Smuzhiyun #define PWMC_EN 0x0010 /* Enable PWM */ 615*4882a593Smuzhiyun #define PMNC_FIFOAV 0x0020 /* FIFO Available */ 616*4882a593Smuzhiyun #define PWMC_IRQEN 0x0040 /* Interrupt Request Enable */ 617*4882a593Smuzhiyun #define PWMC_IRQ 0x0080 /* Interrupt Request (FIFO empty) */ 618*4882a593Smuzhiyun #define PWMC_PRESCALER_MASK 0x7f00 /* Incoming Clock prescaler */ 619*4882a593Smuzhiyun #define PWMC_PRESCALER_SHIFT 8 620*4882a593Smuzhiyun #define PWMC_CLKSRC 0x8000 /* Clock Source Select */ 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun /* '328-compatible definitions */ 623*4882a593Smuzhiyun #define PWMC_PWMEN PWMC_EN 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* 626*4882a593Smuzhiyun * PWM Sample Register 627*4882a593Smuzhiyun */ 628*4882a593Smuzhiyun #define PWMS_ADDR 0xfffff502 629*4882a593Smuzhiyun #define PWMS WORD_REF(PWMS_ADDR) 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun /* 632*4882a593Smuzhiyun * PWM Period Register 633*4882a593Smuzhiyun */ 634*4882a593Smuzhiyun #define PWMP_ADDR 0xfffff504 635*4882a593Smuzhiyun #define PWMP BYTE_REF(PWMP_ADDR) 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun /* 638*4882a593Smuzhiyun * PWM Counter Register 639*4882a593Smuzhiyun */ 640*4882a593Smuzhiyun #define PWMCNT_ADDR 0xfffff505 641*4882a593Smuzhiyun #define PWMCNT BYTE_REF(PWMCNT_ADDR) 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun /********** 644*4882a593Smuzhiyun * 645*4882a593Smuzhiyun * 0xFFFFF6xx -- General-Purpose Timer 646*4882a593Smuzhiyun * 647*4882a593Smuzhiyun **********/ 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun /* 650*4882a593Smuzhiyun * Timer Control register 651*4882a593Smuzhiyun */ 652*4882a593Smuzhiyun #define TCTL_ADDR 0xfffff600 653*4882a593Smuzhiyun #define TCTL WORD_REF(TCTL_ADDR) 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun #define TCTL_TEN 0x0001 /* Timer Enable */ 656*4882a593Smuzhiyun #define TCTL_CLKSOURCE_MASK 0x000e /* Clock Source: */ 657*4882a593Smuzhiyun #define TCTL_CLKSOURCE_STOP 0x0000 /* Stop count (disabled) */ 658*4882a593Smuzhiyun #define TCTL_CLKSOURCE_SYSCLK 0x0002 /* SYSCLK to prescaler */ 659*4882a593Smuzhiyun #define TCTL_CLKSOURCE_SYSCLK_16 0x0004 /* SYSCLK/16 to prescaler */ 660*4882a593Smuzhiyun #define TCTL_CLKSOURCE_TIN 0x0006 /* TIN to prescaler */ 661*4882a593Smuzhiyun #define TCTL_CLKSOURCE_32KHZ 0x0008 /* 32kHz clock to prescaler */ 662*4882a593Smuzhiyun #define TCTL_IRQEN 0x0010 /* IRQ Enable */ 663*4882a593Smuzhiyun #define TCTL_OM 0x0020 /* Output Mode */ 664*4882a593Smuzhiyun #define TCTL_CAP_MASK 0x00c0 /* Capture Edge: */ 665*4882a593Smuzhiyun #define TCTL_CAP_RE 0x0040 /* Capture on rizing edge */ 666*4882a593Smuzhiyun #define TCTL_CAP_FE 0x0080 /* Capture on falling edge */ 667*4882a593Smuzhiyun #define TCTL_FRR 0x0010 /* Free-Run Mode */ 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun /* '328-compatible definitions */ 670*4882a593Smuzhiyun #define TCTL1_ADDR TCTL_ADDR 671*4882a593Smuzhiyun #define TCTL1 TCTL 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun /* 674*4882a593Smuzhiyun * Timer Prescaler Register 675*4882a593Smuzhiyun */ 676*4882a593Smuzhiyun #define TPRER_ADDR 0xfffff602 677*4882a593Smuzhiyun #define TPRER WORD_REF(TPRER_ADDR) 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun /* '328-compatible definitions */ 680*4882a593Smuzhiyun #define TPRER1_ADDR TPRER_ADDR 681*4882a593Smuzhiyun #define TPRER1 TPRER 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun /* 684*4882a593Smuzhiyun * Timer Compare Register 685*4882a593Smuzhiyun */ 686*4882a593Smuzhiyun #define TCMP_ADDR 0xfffff604 687*4882a593Smuzhiyun #define TCMP WORD_REF(TCMP_ADDR) 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun /* '328-compatible definitions */ 690*4882a593Smuzhiyun #define TCMP1_ADDR TCMP_ADDR 691*4882a593Smuzhiyun #define TCMP1 TCMP 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun /* 694*4882a593Smuzhiyun * Timer Capture register 695*4882a593Smuzhiyun */ 696*4882a593Smuzhiyun #define TCR_ADDR 0xfffff606 697*4882a593Smuzhiyun #define TCR WORD_REF(TCR_ADDR) 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun /* '328-compatible definitions */ 700*4882a593Smuzhiyun #define TCR1_ADDR TCR_ADDR 701*4882a593Smuzhiyun #define TCR1 TCR 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun /* 704*4882a593Smuzhiyun * Timer Counter Register 705*4882a593Smuzhiyun */ 706*4882a593Smuzhiyun #define TCN_ADDR 0xfffff608 707*4882a593Smuzhiyun #define TCN WORD_REF(TCN_ADDR) 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun /* '328-compatible definitions */ 710*4882a593Smuzhiyun #define TCN1_ADDR TCN_ADDR 711*4882a593Smuzhiyun #define TCN1 TCN 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun /* 714*4882a593Smuzhiyun * Timer Status Register 715*4882a593Smuzhiyun */ 716*4882a593Smuzhiyun #define TSTAT_ADDR 0xfffff60a 717*4882a593Smuzhiyun #define TSTAT WORD_REF(TSTAT_ADDR) 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun #define TSTAT_COMP 0x0001 /* Compare Event occurred */ 720*4882a593Smuzhiyun #define TSTAT_CAPT 0x0001 /* Capture Event occurred */ 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun /* '328-compatible definitions */ 723*4882a593Smuzhiyun #define TSTAT1_ADDR TSTAT_ADDR 724*4882a593Smuzhiyun #define TSTAT1 TSTAT 725*4882a593Smuzhiyun 726*4882a593Smuzhiyun /********** 727*4882a593Smuzhiyun * 728*4882a593Smuzhiyun * 0xFFFFF8xx -- Serial Peripheral Interface Master (SPIM) 729*4882a593Smuzhiyun * 730*4882a593Smuzhiyun **********/ 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun /* 733*4882a593Smuzhiyun * SPIM Data Register 734*4882a593Smuzhiyun */ 735*4882a593Smuzhiyun #define SPIMDATA_ADDR 0xfffff800 736*4882a593Smuzhiyun #define SPIMDATA WORD_REF(SPIMDATA_ADDR) 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun /* 739*4882a593Smuzhiyun * SPIM Control/Status Register 740*4882a593Smuzhiyun */ 741*4882a593Smuzhiyun #define SPIMCONT_ADDR 0xfffff802 742*4882a593Smuzhiyun #define SPIMCONT WORD_REF(SPIMCONT_ADDR) 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun #define SPIMCONT_BIT_COUNT_MASK 0x000f /* Transfer Length in Bytes */ 745*4882a593Smuzhiyun #define SPIMCONT_BIT_COUNT_SHIFT 0 746*4882a593Smuzhiyun #define SPIMCONT_POL 0x0010 /* SPMCLK Signel Polarity */ 747*4882a593Smuzhiyun #define SPIMCONT_PHA 0x0020 /* Clock/Data phase relationship */ 748*4882a593Smuzhiyun #define SPIMCONT_IRQEN 0x0040 /* IRQ Enable */ 749*4882a593Smuzhiyun #define SPIMCONT_IRQ 0x0080 /* Interrupt Request */ 750*4882a593Smuzhiyun #define SPIMCONT_XCH 0x0100 /* Exchange */ 751*4882a593Smuzhiyun #define SPIMCONT_ENABLE 0x0200 /* Enable SPIM */ 752*4882a593Smuzhiyun #define SPIMCONT_DATA_RATE_MASK 0xe000 /* SPIM Data Rate */ 753*4882a593Smuzhiyun #define SPIMCONT_DATA_RATE_SHIFT 13 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun /* '328-compatible definitions */ 756*4882a593Smuzhiyun #define SPIMCONT_SPIMIRQ SPIMCONT_IRQ 757*4882a593Smuzhiyun #define SPIMCONT_SPIMEN SPIMCONT_ENABLE 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun /********** 760*4882a593Smuzhiyun * 761*4882a593Smuzhiyun * 0xFFFFF9xx -- UART 762*4882a593Smuzhiyun * 763*4882a593Smuzhiyun **********/ 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun /* 766*4882a593Smuzhiyun * UART Status/Control Register 767*4882a593Smuzhiyun */ 768*4882a593Smuzhiyun 769*4882a593Smuzhiyun #define USTCNT_ADDR 0xfffff900 770*4882a593Smuzhiyun #define USTCNT WORD_REF(USTCNT_ADDR) 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun #define USTCNT_TXAE 0x0001 /* Transmitter Available Interrupt Enable */ 773*4882a593Smuzhiyun #define USTCNT_TXHE 0x0002 /* Transmitter Half Empty Enable */ 774*4882a593Smuzhiyun #define USTCNT_TXEE 0x0004 /* Transmitter Empty Interrupt Enable */ 775*4882a593Smuzhiyun #define USTCNT_RXRE 0x0008 /* Receiver Ready Interrupt Enable */ 776*4882a593Smuzhiyun #define USTCNT_RXHE 0x0010 /* Receiver Half-Full Interrupt Enable */ 777*4882a593Smuzhiyun #define USTCNT_RXFE 0x0020 /* Receiver Full Interrupt Enable */ 778*4882a593Smuzhiyun #define USTCNT_CTSD 0x0040 /* CTS Delta Interrupt Enable */ 779*4882a593Smuzhiyun #define USTCNT_ODEN 0x0080 /* Old Data Interrupt Enable */ 780*4882a593Smuzhiyun #define USTCNT_8_7 0x0100 /* Eight or seven-bit transmission */ 781*4882a593Smuzhiyun #define USTCNT_STOP 0x0200 /* Stop bit transmission */ 782*4882a593Smuzhiyun #define USTCNT_ODD 0x0400 /* Odd Parity */ 783*4882a593Smuzhiyun #define USTCNT_PEN 0x0800 /* Parity Enable */ 784*4882a593Smuzhiyun #define USTCNT_CLKM 0x1000 /* Clock Mode Select */ 785*4882a593Smuzhiyun #define USTCNT_TXEN 0x2000 /* Transmitter Enable */ 786*4882a593Smuzhiyun #define USTCNT_RXEN 0x4000 /* Receiver Enable */ 787*4882a593Smuzhiyun #define USTCNT_UEN 0x8000 /* UART Enable */ 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun /* '328-compatible definitions */ 790*4882a593Smuzhiyun #define USTCNT_TXAVAILEN USTCNT_TXAE 791*4882a593Smuzhiyun #define USTCNT_TXHALFEN USTCNT_TXHE 792*4882a593Smuzhiyun #define USTCNT_TXEMPTYEN USTCNT_TXEE 793*4882a593Smuzhiyun #define USTCNT_RXREADYEN USTCNT_RXRE 794*4882a593Smuzhiyun #define USTCNT_RXHALFEN USTCNT_RXHE 795*4882a593Smuzhiyun #define USTCNT_RXFULLEN USTCNT_RXFE 796*4882a593Smuzhiyun #define USTCNT_CTSDELTAEN USTCNT_CTSD 797*4882a593Smuzhiyun #define USTCNT_ODD_EVEN USTCNT_ODD 798*4882a593Smuzhiyun #define USTCNT_PARITYEN USTCNT_PEN 799*4882a593Smuzhiyun #define USTCNT_CLKMODE USTCNT_CLKM 800*4882a593Smuzhiyun #define USTCNT_UARTEN USTCNT_UEN 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun /* 803*4882a593Smuzhiyun * UART Baud Control Register 804*4882a593Smuzhiyun */ 805*4882a593Smuzhiyun #define UBAUD_ADDR 0xfffff902 806*4882a593Smuzhiyun #define UBAUD WORD_REF(UBAUD_ADDR) 807*4882a593Smuzhiyun 808*4882a593Smuzhiyun #define UBAUD_PRESCALER_MASK 0x003f /* Actual divisor is 65 - PRESCALER */ 809*4882a593Smuzhiyun #define UBAUD_PRESCALER_SHIFT 0 810*4882a593Smuzhiyun #define UBAUD_DIVIDE_MASK 0x0700 /* Baud Rate freq. divisor */ 811*4882a593Smuzhiyun #define UBAUD_DIVIDE_SHIFT 8 812*4882a593Smuzhiyun #define UBAUD_BAUD_SRC 0x0800 /* Baud Rate Source */ 813*4882a593Smuzhiyun #define UBAUD_UCLKDIR 0x2000 /* UCLK Direction */ 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun /* 816*4882a593Smuzhiyun * UART Receiver Register 817*4882a593Smuzhiyun */ 818*4882a593Smuzhiyun #define URX_ADDR 0xfffff904 819*4882a593Smuzhiyun #define URX WORD_REF(URX_ADDR) 820*4882a593Smuzhiyun 821*4882a593Smuzhiyun #define URX_RXDATA_ADDR 0xfffff905 822*4882a593Smuzhiyun #define URX_RXDATA BYTE_REF(URX_RXDATA_ADDR) 823*4882a593Smuzhiyun 824*4882a593Smuzhiyun #define URX_RXDATA_MASK 0x00ff /* Received data */ 825*4882a593Smuzhiyun #define URX_RXDATA_SHIFT 0 826*4882a593Smuzhiyun #define URX_PARITY_ERROR 0x0100 /* Parity Error */ 827*4882a593Smuzhiyun #define URX_BREAK 0x0200 /* Break Detected */ 828*4882a593Smuzhiyun #define URX_FRAME_ERROR 0x0400 /* Framing Error */ 829*4882a593Smuzhiyun #define URX_OVRUN 0x0800 /* Serial Overrun */ 830*4882a593Smuzhiyun #define URX_OLD_DATA 0x1000 /* Old data in FIFO */ 831*4882a593Smuzhiyun #define URX_DATA_READY 0x2000 /* Data Ready (FIFO not empty) */ 832*4882a593Smuzhiyun #define URX_FIFO_HALF 0x4000 /* FIFO is Half-Full */ 833*4882a593Smuzhiyun #define URX_FIFO_FULL 0x8000 /* FIFO is Full */ 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun /* 836*4882a593Smuzhiyun * UART Transmitter Register 837*4882a593Smuzhiyun */ 838*4882a593Smuzhiyun #define UTX_ADDR 0xfffff906 839*4882a593Smuzhiyun #define UTX WORD_REF(UTX_ADDR) 840*4882a593Smuzhiyun 841*4882a593Smuzhiyun #define UTX_TXDATA_ADDR 0xfffff907 842*4882a593Smuzhiyun #define UTX_TXDATA BYTE_REF(UTX_TXDATA_ADDR) 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun #define UTX_TXDATA_MASK 0x00ff /* Data to be transmitted */ 845*4882a593Smuzhiyun #define UTX_TXDATA_SHIFT 0 846*4882a593Smuzhiyun #define UTX_CTS_DELTA 0x0100 /* CTS changed */ 847*4882a593Smuzhiyun #define UTX_CTS_STAT 0x0200 /* CTS State */ 848*4882a593Smuzhiyun #define UTX_BUSY 0x0400 /* FIFO is busy, sending a character */ 849*4882a593Smuzhiyun #define UTX_NOCTS 0x0800 /* Ignore CTS */ 850*4882a593Smuzhiyun #define UTX_SEND_BREAK 0x1000 /* Send a BREAK */ 851*4882a593Smuzhiyun #define UTX_TX_AVAIL 0x2000 /* Transmit FIFO has a slot available */ 852*4882a593Smuzhiyun #define UTX_FIFO_HALF 0x4000 /* Transmit FIFO is half empty */ 853*4882a593Smuzhiyun #define UTX_FIFO_EMPTY 0x8000 /* Transmit FIFO is empty */ 854*4882a593Smuzhiyun 855*4882a593Smuzhiyun /* '328-compatible definitions */ 856*4882a593Smuzhiyun #define UTX_CTS_STATUS UTX_CTS_STAT 857*4882a593Smuzhiyun #define UTX_IGNORE_CTS UTX_NOCTS 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun /* 860*4882a593Smuzhiyun * UART Miscellaneous Register 861*4882a593Smuzhiyun */ 862*4882a593Smuzhiyun #define UMISC_ADDR 0xfffff908 863*4882a593Smuzhiyun #define UMISC WORD_REF(UMISC_ADDR) 864*4882a593Smuzhiyun 865*4882a593Smuzhiyun #define UMISC_TX_POL 0x0004 /* Transmit Polarity */ 866*4882a593Smuzhiyun #define UMISC_RX_POL 0x0008 /* Receive Polarity */ 867*4882a593Smuzhiyun #define UMISC_IRDA_LOOP 0x0010 /* IrDA Loopback Enable */ 868*4882a593Smuzhiyun #define UMISC_IRDA_EN 0x0020 /* Infra-Red Enable */ 869*4882a593Smuzhiyun #define UMISC_RTS 0x0040 /* Set RTS status */ 870*4882a593Smuzhiyun #define UMISC_RTSCONT 0x0080 /* Choose RTS control */ 871*4882a593Smuzhiyun #define UMISC_IR_TEST 0x0400 /* IRDA Test Enable */ 872*4882a593Smuzhiyun #define UMISC_BAUD_RESET 0x0800 /* Reset Baud Rate Generation Counters */ 873*4882a593Smuzhiyun #define UMISC_LOOP 0x1000 /* Serial Loopback Enable */ 874*4882a593Smuzhiyun #define UMISC_FORCE_PERR 0x2000 /* Force Parity Error */ 875*4882a593Smuzhiyun #define UMISC_CLKSRC 0x4000 /* Clock Source */ 876*4882a593Smuzhiyun #define UMISC_BAUD_TEST 0x8000 /* Enable Baud Test Mode */ 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun /* 879*4882a593Smuzhiyun * UART Non-integer Prescaler Register 880*4882a593Smuzhiyun */ 881*4882a593Smuzhiyun #define NIPR_ADDR 0xfffff90a 882*4882a593Smuzhiyun #define NIPR WORD_REF(NIPR_ADDR) 883*4882a593Smuzhiyun 884*4882a593Smuzhiyun #define NIPR_STEP_VALUE_MASK 0x00ff /* NI prescaler step value */ 885*4882a593Smuzhiyun #define NIPR_STEP_VALUE_SHIFT 0 886*4882a593Smuzhiyun #define NIPR_SELECT_MASK 0x0700 /* Tap Selection */ 887*4882a593Smuzhiyun #define NIPR_SELECT_SHIFT 8 888*4882a593Smuzhiyun #define NIPR_PRE_SEL 0x8000 /* Non-integer prescaler select */ 889*4882a593Smuzhiyun 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun /* generalization of uart control registers to support multiple ports: */ 892*4882a593Smuzhiyun typedef struct { 893*4882a593Smuzhiyun volatile unsigned short int ustcnt; 894*4882a593Smuzhiyun volatile unsigned short int ubaud; 895*4882a593Smuzhiyun union { 896*4882a593Smuzhiyun volatile unsigned short int w; 897*4882a593Smuzhiyun struct { 898*4882a593Smuzhiyun volatile unsigned char status; 899*4882a593Smuzhiyun volatile unsigned char rxdata; 900*4882a593Smuzhiyun } b; 901*4882a593Smuzhiyun } urx; 902*4882a593Smuzhiyun union { 903*4882a593Smuzhiyun volatile unsigned short int w; 904*4882a593Smuzhiyun struct { 905*4882a593Smuzhiyun volatile unsigned char status; 906*4882a593Smuzhiyun volatile unsigned char txdata; 907*4882a593Smuzhiyun } b; 908*4882a593Smuzhiyun } utx; 909*4882a593Smuzhiyun volatile unsigned short int umisc; 910*4882a593Smuzhiyun volatile unsigned short int nipr; 911*4882a593Smuzhiyun volatile unsigned short int hmark; 912*4882a593Smuzhiyun volatile unsigned short int unused; 913*4882a593Smuzhiyun } __packed m68328_uart; 914*4882a593Smuzhiyun 915*4882a593Smuzhiyun 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun /********** 919*4882a593Smuzhiyun * 920*4882a593Smuzhiyun * 0xFFFFFAxx -- LCD Controller 921*4882a593Smuzhiyun * 922*4882a593Smuzhiyun **********/ 923*4882a593Smuzhiyun 924*4882a593Smuzhiyun /* 925*4882a593Smuzhiyun * LCD Screen Starting Address Register 926*4882a593Smuzhiyun */ 927*4882a593Smuzhiyun #define LSSA_ADDR 0xfffffa00 928*4882a593Smuzhiyun #define LSSA LONG_REF(LSSA_ADDR) 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun #define LSSA_SSA_MASK 0x1ffffffe /* Bits 0 and 29-31 are reserved */ 931*4882a593Smuzhiyun 932*4882a593Smuzhiyun /* 933*4882a593Smuzhiyun * LCD Virtual Page Width Register 934*4882a593Smuzhiyun */ 935*4882a593Smuzhiyun #define LVPW_ADDR 0xfffffa05 936*4882a593Smuzhiyun #define LVPW BYTE_REF(LVPW_ADDR) 937*4882a593Smuzhiyun 938*4882a593Smuzhiyun /* 939*4882a593Smuzhiyun * LCD Screen Width Register (not compatible with '328 !!!) 940*4882a593Smuzhiyun */ 941*4882a593Smuzhiyun #define LXMAX_ADDR 0xfffffa08 942*4882a593Smuzhiyun #define LXMAX WORD_REF(LXMAX_ADDR) 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun #define LXMAX_XM_MASK 0x02f0 /* Bits 0-3 and 10-15 are reserved */ 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun /* 947*4882a593Smuzhiyun * LCD Screen Height Register 948*4882a593Smuzhiyun */ 949*4882a593Smuzhiyun #define LYMAX_ADDR 0xfffffa0a 950*4882a593Smuzhiyun #define LYMAX WORD_REF(LYMAX_ADDR) 951*4882a593Smuzhiyun 952*4882a593Smuzhiyun #define LYMAX_YM_MASK 0x01ff /* Bits 9-15 are reserved */ 953*4882a593Smuzhiyun 954*4882a593Smuzhiyun /* 955*4882a593Smuzhiyun * LCD Cursor X Position Register 956*4882a593Smuzhiyun */ 957*4882a593Smuzhiyun #define LCXP_ADDR 0xfffffa18 958*4882a593Smuzhiyun #define LCXP WORD_REF(LCXP_ADDR) 959*4882a593Smuzhiyun 960*4882a593Smuzhiyun #define LCXP_CC_MASK 0xc000 /* Cursor Control */ 961*4882a593Smuzhiyun #define LCXP_CC_TRAMSPARENT 0x0000 962*4882a593Smuzhiyun #define LCXP_CC_BLACK 0x4000 963*4882a593Smuzhiyun #define LCXP_CC_REVERSED 0x8000 964*4882a593Smuzhiyun #define LCXP_CC_WHITE 0xc000 965*4882a593Smuzhiyun #define LCXP_CXP_MASK 0x02ff /* Cursor X position */ 966*4882a593Smuzhiyun 967*4882a593Smuzhiyun /* 968*4882a593Smuzhiyun * LCD Cursor Y Position Register 969*4882a593Smuzhiyun */ 970*4882a593Smuzhiyun #define LCYP_ADDR 0xfffffa1a 971*4882a593Smuzhiyun #define LCYP WORD_REF(LCYP_ADDR) 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun #define LCYP_CYP_MASK 0x01ff /* Cursor Y Position */ 974*4882a593Smuzhiyun 975*4882a593Smuzhiyun /* 976*4882a593Smuzhiyun * LCD Cursor Width and Heigth Register 977*4882a593Smuzhiyun */ 978*4882a593Smuzhiyun #define LCWCH_ADDR 0xfffffa1c 979*4882a593Smuzhiyun #define LCWCH WORD_REF(LCWCH_ADDR) 980*4882a593Smuzhiyun 981*4882a593Smuzhiyun #define LCWCH_CH_MASK 0x001f /* Cursor Height */ 982*4882a593Smuzhiyun #define LCWCH_CH_SHIFT 0 983*4882a593Smuzhiyun #define LCWCH_CW_MASK 0x1f00 /* Cursor Width */ 984*4882a593Smuzhiyun #define LCWCH_CW_SHIFT 8 985*4882a593Smuzhiyun 986*4882a593Smuzhiyun /* 987*4882a593Smuzhiyun * LCD Blink Control Register 988*4882a593Smuzhiyun */ 989*4882a593Smuzhiyun #define LBLKC_ADDR 0xfffffa1f 990*4882a593Smuzhiyun #define LBLKC BYTE_REF(LBLKC_ADDR) 991*4882a593Smuzhiyun 992*4882a593Smuzhiyun #define LBLKC_BD_MASK 0x7f /* Blink Divisor */ 993*4882a593Smuzhiyun #define LBLKC_BD_SHIFT 0 994*4882a593Smuzhiyun #define LBLKC_BKEN 0x80 /* Blink Enabled */ 995*4882a593Smuzhiyun 996*4882a593Smuzhiyun /* 997*4882a593Smuzhiyun * LCD Panel Interface Configuration Register 998*4882a593Smuzhiyun */ 999*4882a593Smuzhiyun #define LPICF_ADDR 0xfffffa20 1000*4882a593Smuzhiyun #define LPICF BYTE_REF(LPICF_ADDR) 1001*4882a593Smuzhiyun 1002*4882a593Smuzhiyun #define LPICF_GS_MASK 0x03 /* Gray-Scale Mode */ 1003*4882a593Smuzhiyun #define LPICF_GS_BW 0x00 1004*4882a593Smuzhiyun #define LPICF_GS_GRAY_4 0x01 1005*4882a593Smuzhiyun #define LPICF_GS_GRAY_16 0x02 1006*4882a593Smuzhiyun #define LPICF_PBSIZ_MASK 0x0c /* Panel Bus Width */ 1007*4882a593Smuzhiyun #define LPICF_PBSIZ_1 0x00 1008*4882a593Smuzhiyun #define LPICF_PBSIZ_2 0x04 1009*4882a593Smuzhiyun #define LPICF_PBSIZ_4 0x08 1010*4882a593Smuzhiyun 1011*4882a593Smuzhiyun /* 1012*4882a593Smuzhiyun * LCD Polarity Configuration Register 1013*4882a593Smuzhiyun */ 1014*4882a593Smuzhiyun #define LPOLCF_ADDR 0xfffffa21 1015*4882a593Smuzhiyun #define LPOLCF BYTE_REF(LPOLCF_ADDR) 1016*4882a593Smuzhiyun 1017*4882a593Smuzhiyun #define LPOLCF_PIXPOL 0x01 /* Pixel Polarity */ 1018*4882a593Smuzhiyun #define LPOLCF_LPPOL 0x02 /* Line Pulse Polarity */ 1019*4882a593Smuzhiyun #define LPOLCF_FLMPOL 0x04 /* Frame Marker Polarity */ 1020*4882a593Smuzhiyun #define LPOLCF_LCKPOL 0x08 /* LCD Shift Lock Polarity */ 1021*4882a593Smuzhiyun 1022*4882a593Smuzhiyun /* 1023*4882a593Smuzhiyun * LACD (LCD Alternate Crystal Direction) Rate Control Register 1024*4882a593Smuzhiyun */ 1025*4882a593Smuzhiyun #define LACDRC_ADDR 0xfffffa23 1026*4882a593Smuzhiyun #define LACDRC BYTE_REF(LACDRC_ADDR) 1027*4882a593Smuzhiyun 1028*4882a593Smuzhiyun #define LACDRC_ACDSLT 0x80 /* Signal Source Select */ 1029*4882a593Smuzhiyun #define LACDRC_ACD_MASK 0x0f /* Alternate Crystal Direction Control */ 1030*4882a593Smuzhiyun #define LACDRC_ACD_SHIFT 0 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun /* 1033*4882a593Smuzhiyun * LCD Pixel Clock Divider Register 1034*4882a593Smuzhiyun */ 1035*4882a593Smuzhiyun #define LPXCD_ADDR 0xfffffa25 1036*4882a593Smuzhiyun #define LPXCD BYTE_REF(LPXCD_ADDR) 1037*4882a593Smuzhiyun 1038*4882a593Smuzhiyun #define LPXCD_PCD_MASK 0x3f /* Pixel Clock Divider */ 1039*4882a593Smuzhiyun #define LPXCD_PCD_SHIFT 0 1040*4882a593Smuzhiyun 1041*4882a593Smuzhiyun /* 1042*4882a593Smuzhiyun * LCD Clocking Control Register 1043*4882a593Smuzhiyun */ 1044*4882a593Smuzhiyun #define LCKCON_ADDR 0xfffffa27 1045*4882a593Smuzhiyun #define LCKCON BYTE_REF(LCKCON_ADDR) 1046*4882a593Smuzhiyun 1047*4882a593Smuzhiyun #define LCKCON_DWS_MASK 0x0f /* Display Wait-State */ 1048*4882a593Smuzhiyun #define LCKCON_DWS_SHIFT 0 1049*4882a593Smuzhiyun #define LCKCON_DWIDTH 0x40 /* Display Memory Width */ 1050*4882a593Smuzhiyun #define LCKCON_LCDON 0x80 /* Enable LCD Controller */ 1051*4882a593Smuzhiyun 1052*4882a593Smuzhiyun /* '328-compatible definitions */ 1053*4882a593Smuzhiyun #define LCKCON_DW_MASK LCKCON_DWS_MASK 1054*4882a593Smuzhiyun #define LCKCON_DW_SHIFT LCKCON_DWS_SHIFT 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun /* 1057*4882a593Smuzhiyun * LCD Refresh Rate Adjustment Register 1058*4882a593Smuzhiyun */ 1059*4882a593Smuzhiyun #define LRRA_ADDR 0xfffffa29 1060*4882a593Smuzhiyun #define LRRA BYTE_REF(LRRA_ADDR) 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun /* 1063*4882a593Smuzhiyun * LCD Panning Offset Register 1064*4882a593Smuzhiyun */ 1065*4882a593Smuzhiyun #define LPOSR_ADDR 0xfffffa2d 1066*4882a593Smuzhiyun #define LPOSR BYTE_REF(LPOSR_ADDR) 1067*4882a593Smuzhiyun 1068*4882a593Smuzhiyun #define LPOSR_POS_MASK 0x0f /* Pixel Offset Code */ 1069*4882a593Smuzhiyun #define LPOSR_POS_SHIFT 0 1070*4882a593Smuzhiyun 1071*4882a593Smuzhiyun /* 1072*4882a593Smuzhiyun * LCD Frame Rate Control Modulation Register 1073*4882a593Smuzhiyun */ 1074*4882a593Smuzhiyun #define LFRCM_ADDR 0xfffffa31 1075*4882a593Smuzhiyun #define LFRCM BYTE_REF(LFRCM_ADDR) 1076*4882a593Smuzhiyun 1077*4882a593Smuzhiyun #define LFRCM_YMOD_MASK 0x0f /* Vertical Modulation */ 1078*4882a593Smuzhiyun #define LFRCM_YMOD_SHIFT 0 1079*4882a593Smuzhiyun #define LFRCM_XMOD_MASK 0xf0 /* Horizontal Modulation */ 1080*4882a593Smuzhiyun #define LFRCM_XMOD_SHIFT 4 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun /* 1083*4882a593Smuzhiyun * LCD Gray Palette Mapping Register 1084*4882a593Smuzhiyun */ 1085*4882a593Smuzhiyun #define LGPMR_ADDR 0xfffffa33 1086*4882a593Smuzhiyun #define LGPMR BYTE_REF(LGPMR_ADDR) 1087*4882a593Smuzhiyun 1088*4882a593Smuzhiyun #define LGPMR_G1_MASK 0x0f 1089*4882a593Smuzhiyun #define LGPMR_G1_SHIFT 0 1090*4882a593Smuzhiyun #define LGPMR_G2_MASK 0xf0 1091*4882a593Smuzhiyun #define LGPMR_G2_SHIFT 4 1092*4882a593Smuzhiyun 1093*4882a593Smuzhiyun /* 1094*4882a593Smuzhiyun * PWM Contrast Control Register 1095*4882a593Smuzhiyun */ 1096*4882a593Smuzhiyun #define PWMR_ADDR 0xfffffa36 1097*4882a593Smuzhiyun #define PWMR WORD_REF(PWMR_ADDR) 1098*4882a593Smuzhiyun 1099*4882a593Smuzhiyun #define PWMR_PW_MASK 0x00ff /* Pulse Width */ 1100*4882a593Smuzhiyun #define PWMR_PW_SHIFT 0 1101*4882a593Smuzhiyun #define PWMR_CCPEN 0x0100 /* Contrast Control Enable */ 1102*4882a593Smuzhiyun #define PWMR_SRC_MASK 0x0600 /* Input Clock Source */ 1103*4882a593Smuzhiyun #define PWMR_SRC_LINE 0x0000 /* Line Pulse */ 1104*4882a593Smuzhiyun #define PWMR_SRC_PIXEL 0x0200 /* Pixel Clock */ 1105*4882a593Smuzhiyun #define PWMR_SRC_LCD 0x4000 /* LCD clock */ 1106*4882a593Smuzhiyun 1107*4882a593Smuzhiyun /********** 1108*4882a593Smuzhiyun * 1109*4882a593Smuzhiyun * 0xFFFFFBxx -- Real-Time Clock (RTC) 1110*4882a593Smuzhiyun * 1111*4882a593Smuzhiyun **********/ 1112*4882a593Smuzhiyun 1113*4882a593Smuzhiyun /* 1114*4882a593Smuzhiyun * RTC Hours Minutes and Seconds Register 1115*4882a593Smuzhiyun */ 1116*4882a593Smuzhiyun #define RTCTIME_ADDR 0xfffffb00 1117*4882a593Smuzhiyun #define RTCTIME LONG_REF(RTCTIME_ADDR) 1118*4882a593Smuzhiyun 1119*4882a593Smuzhiyun #define RTCTIME_SECONDS_MASK 0x0000003f /* Seconds */ 1120*4882a593Smuzhiyun #define RTCTIME_SECONDS_SHIFT 0 1121*4882a593Smuzhiyun #define RTCTIME_MINUTES_MASK 0x003f0000 /* Minutes */ 1122*4882a593Smuzhiyun #define RTCTIME_MINUTES_SHIFT 16 1123*4882a593Smuzhiyun #define RTCTIME_HOURS_MASK 0x1f000000 /* Hours */ 1124*4882a593Smuzhiyun #define RTCTIME_HOURS_SHIFT 24 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun /* 1127*4882a593Smuzhiyun * RTC Alarm Register 1128*4882a593Smuzhiyun */ 1129*4882a593Smuzhiyun #define RTCALRM_ADDR 0xfffffb04 1130*4882a593Smuzhiyun #define RTCALRM LONG_REF(RTCALRM_ADDR) 1131*4882a593Smuzhiyun 1132*4882a593Smuzhiyun #define RTCALRM_SECONDS_MASK 0x0000003f /* Seconds */ 1133*4882a593Smuzhiyun #define RTCALRM_SECONDS_SHIFT 0 1134*4882a593Smuzhiyun #define RTCALRM_MINUTES_MASK 0x003f0000 /* Minutes */ 1135*4882a593Smuzhiyun #define RTCALRM_MINUTES_SHIFT 16 1136*4882a593Smuzhiyun #define RTCALRM_HOURS_MASK 0x1f000000 /* Hours */ 1137*4882a593Smuzhiyun #define RTCALRM_HOURS_SHIFT 24 1138*4882a593Smuzhiyun 1139*4882a593Smuzhiyun /* 1140*4882a593Smuzhiyun * Watchdog Timer Register 1141*4882a593Smuzhiyun */ 1142*4882a593Smuzhiyun #define WATCHDOG_ADDR 0xfffffb0a 1143*4882a593Smuzhiyun #define WATCHDOG WORD_REF(WATCHDOG_ADDR) 1144*4882a593Smuzhiyun 1145*4882a593Smuzhiyun #define WATCHDOG_EN 0x0001 /* Watchdog Enabled */ 1146*4882a593Smuzhiyun #define WATCHDOG_ISEL 0x0002 /* Select the watchdog interrupt */ 1147*4882a593Smuzhiyun #define WATCHDOG_INTF 0x0080 /* Watchdog interrupt occurred */ 1148*4882a593Smuzhiyun #define WATCHDOG_CNT_MASK 0x0300 /* Watchdog Counter */ 1149*4882a593Smuzhiyun #define WATCHDOG_CNT_SHIFT 8 1150*4882a593Smuzhiyun 1151*4882a593Smuzhiyun /* 1152*4882a593Smuzhiyun * RTC Control Register 1153*4882a593Smuzhiyun */ 1154*4882a593Smuzhiyun #define RTCCTL_ADDR 0xfffffb0c 1155*4882a593Smuzhiyun #define RTCCTL WORD_REF(RTCCTL_ADDR) 1156*4882a593Smuzhiyun 1157*4882a593Smuzhiyun #define RTCCTL_XTL 0x0020 /* Crystal Selection */ 1158*4882a593Smuzhiyun #define RTCCTL_EN 0x0080 /* RTC Enable */ 1159*4882a593Smuzhiyun 1160*4882a593Smuzhiyun /* '328-compatible definitions */ 1161*4882a593Smuzhiyun #define RTCCTL_384 RTCCTL_XTL 1162*4882a593Smuzhiyun #define RTCCTL_ENABLE RTCCTL_EN 1163*4882a593Smuzhiyun 1164*4882a593Smuzhiyun /* 1165*4882a593Smuzhiyun * RTC Interrupt Status Register 1166*4882a593Smuzhiyun */ 1167*4882a593Smuzhiyun #define RTCISR_ADDR 0xfffffb0e 1168*4882a593Smuzhiyun #define RTCISR WORD_REF(RTCISR_ADDR) 1169*4882a593Smuzhiyun 1170*4882a593Smuzhiyun #define RTCISR_SW 0x0001 /* Stopwatch timed out */ 1171*4882a593Smuzhiyun #define RTCISR_MIN 0x0002 /* 1-minute interrupt has occurred */ 1172*4882a593Smuzhiyun #define RTCISR_ALM 0x0004 /* Alarm interrupt has occurred */ 1173*4882a593Smuzhiyun #define RTCISR_DAY 0x0008 /* 24-hour rollover interrupt has occurred */ 1174*4882a593Smuzhiyun #define RTCISR_1HZ 0x0010 /* 1Hz interrupt has occurred */ 1175*4882a593Smuzhiyun #define RTCISR_HR 0x0020 /* 1-hour interrupt has occurred */ 1176*4882a593Smuzhiyun #define RTCISR_SAM0 0x0100 /* 4Hz / 4.6875Hz interrupt has occurred */ 1177*4882a593Smuzhiyun #define RTCISR_SAM1 0x0200 /* 8Hz / 9.3750Hz interrupt has occurred */ 1178*4882a593Smuzhiyun #define RTCISR_SAM2 0x0400 /* 16Hz / 18.7500Hz interrupt has occurred */ 1179*4882a593Smuzhiyun #define RTCISR_SAM3 0x0800 /* 32Hz / 37.5000Hz interrupt has occurred */ 1180*4882a593Smuzhiyun #define RTCISR_SAM4 0x1000 /* 64Hz / 75.0000Hz interrupt has occurred */ 1181*4882a593Smuzhiyun #define RTCISR_SAM5 0x2000 /* 128Hz / 150.0000Hz interrupt has occurred */ 1182*4882a593Smuzhiyun #define RTCISR_SAM6 0x4000 /* 256Hz / 300.0000Hz interrupt has occurred */ 1183*4882a593Smuzhiyun #define RTCISR_SAM7 0x8000 /* 512Hz / 600.0000Hz interrupt has occurred */ 1184*4882a593Smuzhiyun 1185*4882a593Smuzhiyun /* 1186*4882a593Smuzhiyun * RTC Interrupt Enable Register 1187*4882a593Smuzhiyun */ 1188*4882a593Smuzhiyun #define RTCIENR_ADDR 0xfffffb10 1189*4882a593Smuzhiyun #define RTCIENR WORD_REF(RTCIENR_ADDR) 1190*4882a593Smuzhiyun 1191*4882a593Smuzhiyun #define RTCIENR_SW 0x0001 /* Stopwatch interrupt enable */ 1192*4882a593Smuzhiyun #define RTCIENR_MIN 0x0002 /* 1-minute interrupt enable */ 1193*4882a593Smuzhiyun #define RTCIENR_ALM 0x0004 /* Alarm interrupt enable */ 1194*4882a593Smuzhiyun #define RTCIENR_DAY 0x0008 /* 24-hour rollover interrupt enable */ 1195*4882a593Smuzhiyun #define RTCIENR_1HZ 0x0010 /* 1Hz interrupt enable */ 1196*4882a593Smuzhiyun #define RTCIENR_HR 0x0020 /* 1-hour interrupt enable */ 1197*4882a593Smuzhiyun #define RTCIENR_SAM0 0x0100 /* 4Hz / 4.6875Hz interrupt enable */ 1198*4882a593Smuzhiyun #define RTCIENR_SAM1 0x0200 /* 8Hz / 9.3750Hz interrupt enable */ 1199*4882a593Smuzhiyun #define RTCIENR_SAM2 0x0400 /* 16Hz / 18.7500Hz interrupt enable */ 1200*4882a593Smuzhiyun #define RTCIENR_SAM3 0x0800 /* 32Hz / 37.5000Hz interrupt enable */ 1201*4882a593Smuzhiyun #define RTCIENR_SAM4 0x1000 /* 64Hz / 75.0000Hz interrupt enable */ 1202*4882a593Smuzhiyun #define RTCIENR_SAM5 0x2000 /* 128Hz / 150.0000Hz interrupt enable */ 1203*4882a593Smuzhiyun #define RTCIENR_SAM6 0x4000 /* 256Hz / 300.0000Hz interrupt enable */ 1204*4882a593Smuzhiyun #define RTCIENR_SAM7 0x8000 /* 512Hz / 600.0000Hz interrupt enable */ 1205*4882a593Smuzhiyun 1206*4882a593Smuzhiyun /* 1207*4882a593Smuzhiyun * Stopwatch Minutes Register 1208*4882a593Smuzhiyun */ 1209*4882a593Smuzhiyun #define STPWCH_ADDR 0xfffffb12 1210*4882a593Smuzhiyun #define STPWCH WORD_REF(STPWCH_ADDR) 1211*4882a593Smuzhiyun 1212*4882a593Smuzhiyun #define STPWCH_CNT_MASK 0x003f /* Stopwatch countdown value */ 1213*4882a593Smuzhiyun #define SPTWCH_CNT_SHIFT 0 1214*4882a593Smuzhiyun 1215*4882a593Smuzhiyun /* 1216*4882a593Smuzhiyun * RTC Day Count Register 1217*4882a593Smuzhiyun */ 1218*4882a593Smuzhiyun #define DAYR_ADDR 0xfffffb1a 1219*4882a593Smuzhiyun #define DAYR WORD_REF(DAYR_ADDR) 1220*4882a593Smuzhiyun 1221*4882a593Smuzhiyun #define DAYR_DAYS_MASK 0x1ff /* Day Setting */ 1222*4882a593Smuzhiyun #define DAYR_DAYS_SHIFT 0 1223*4882a593Smuzhiyun 1224*4882a593Smuzhiyun /* 1225*4882a593Smuzhiyun * RTC Day Alarm Register 1226*4882a593Smuzhiyun */ 1227*4882a593Smuzhiyun #define DAYALARM_ADDR 0xfffffb1c 1228*4882a593Smuzhiyun #define DAYALARM WORD_REF(DAYALARM_ADDR) 1229*4882a593Smuzhiyun 1230*4882a593Smuzhiyun #define DAYALARM_DAYSAL_MASK 0x01ff /* Day Setting of the Alarm */ 1231*4882a593Smuzhiyun #define DAYALARM_DAYSAL_SHIFT 0 1232*4882a593Smuzhiyun 1233*4882a593Smuzhiyun /********** 1234*4882a593Smuzhiyun * 1235*4882a593Smuzhiyun * 0xFFFFFCxx -- DRAM Controller 1236*4882a593Smuzhiyun * 1237*4882a593Smuzhiyun **********/ 1238*4882a593Smuzhiyun 1239*4882a593Smuzhiyun /* 1240*4882a593Smuzhiyun * DRAM Memory Configuration Register 1241*4882a593Smuzhiyun */ 1242*4882a593Smuzhiyun #define DRAMMC_ADDR 0xfffffc00 1243*4882a593Smuzhiyun #define DRAMMC WORD_REF(DRAMMC_ADDR) 1244*4882a593Smuzhiyun 1245*4882a593Smuzhiyun #define DRAMMC_ROW12_MASK 0xc000 /* Row address bit for MD12 */ 1246*4882a593Smuzhiyun #define DRAMMC_ROW12_PA10 0x0000 1247*4882a593Smuzhiyun #define DRAMMC_ROW12_PA21 0x4000 1248*4882a593Smuzhiyun #define DRAMMC_ROW12_PA23 0x8000 1249*4882a593Smuzhiyun #define DRAMMC_ROW0_MASK 0x3000 /* Row address bit for MD0 */ 1250*4882a593Smuzhiyun #define DRAMMC_ROW0_PA11 0x0000 1251*4882a593Smuzhiyun #define DRAMMC_ROW0_PA22 0x1000 1252*4882a593Smuzhiyun #define DRAMMC_ROW0_PA23 0x2000 1253*4882a593Smuzhiyun #define DRAMMC_ROW11 0x0800 /* Row address bit for MD11 PA20/PA22 */ 1254*4882a593Smuzhiyun #define DRAMMC_ROW10 0x0400 /* Row address bit for MD10 PA19/PA21 */ 1255*4882a593Smuzhiyun #define DRAMMC_ROW9 0x0200 /* Row address bit for MD9 PA9/PA19 */ 1256*4882a593Smuzhiyun #define DRAMMC_ROW8 0x0100 /* Row address bit for MD8 PA10/PA20 */ 1257*4882a593Smuzhiyun #define DRAMMC_COL10 0x0080 /* Col address bit for MD10 PA11/PA0 */ 1258*4882a593Smuzhiyun #define DRAMMC_COL9 0x0040 /* Col address bit for MD9 PA10/PA0 */ 1259*4882a593Smuzhiyun #define DRAMMC_COL8 0x0020 /* Col address bit for MD8 PA9/PA0 */ 1260*4882a593Smuzhiyun #define DRAMMC_REF_MASK 0x001f /* Refresh Cycle */ 1261*4882a593Smuzhiyun #define DRAMMC_REF_SHIFT 0 1262*4882a593Smuzhiyun 1263*4882a593Smuzhiyun /* 1264*4882a593Smuzhiyun * DRAM Control Register 1265*4882a593Smuzhiyun */ 1266*4882a593Smuzhiyun #define DRAMC_ADDR 0xfffffc02 1267*4882a593Smuzhiyun #define DRAMC WORD_REF(DRAMC_ADDR) 1268*4882a593Smuzhiyun 1269*4882a593Smuzhiyun #define DRAMC_DWE 0x0001 /* DRAM Write Enable */ 1270*4882a593Smuzhiyun #define DRAMC_RST 0x0002 /* Reset Burst Refresh Enable */ 1271*4882a593Smuzhiyun #define DRAMC_LPR 0x0004 /* Low-Power Refresh Enable */ 1272*4882a593Smuzhiyun #define DRAMC_SLW 0x0008 /* Slow RAM */ 1273*4882a593Smuzhiyun #define DRAMC_LSP 0x0010 /* Light Sleep */ 1274*4882a593Smuzhiyun #define DRAMC_MSW 0x0020 /* Slow Multiplexing */ 1275*4882a593Smuzhiyun #define DRAMC_WS_MASK 0x00c0 /* Wait-states */ 1276*4882a593Smuzhiyun #define DRAMC_WS_SHIFT 6 1277*4882a593Smuzhiyun #define DRAMC_PGSZ_MASK 0x0300 /* Page Size for fast page mode */ 1278*4882a593Smuzhiyun #define DRAMC_PGSZ_SHIFT 8 1279*4882a593Smuzhiyun #define DRAMC_PGSZ_256K 0x0000 1280*4882a593Smuzhiyun #define DRAMC_PGSZ_512K 0x0100 1281*4882a593Smuzhiyun #define DRAMC_PGSZ_1024K 0x0200 1282*4882a593Smuzhiyun #define DRAMC_PGSZ_2048K 0x0300 1283*4882a593Smuzhiyun #define DRAMC_EDO 0x0400 /* EDO DRAM */ 1284*4882a593Smuzhiyun #define DRAMC_CLK 0x0800 /* Refresh Timer Clock source select */ 1285*4882a593Smuzhiyun #define DRAMC_BC_MASK 0x3000 /* Page Access Clock Cycle (FP mode) */ 1286*4882a593Smuzhiyun #define DRAMC_BC_SHIFT 12 1287*4882a593Smuzhiyun #define DRAMC_RM 0x4000 /* Refresh Mode */ 1288*4882a593Smuzhiyun #define DRAMC_EN 0x8000 /* DRAM Controller enable */ 1289*4882a593Smuzhiyun 1290*4882a593Smuzhiyun 1291*4882a593Smuzhiyun /********** 1292*4882a593Smuzhiyun * 1293*4882a593Smuzhiyun * 0xFFFFFDxx -- In-Circuit Emulation (ICE) 1294*4882a593Smuzhiyun * 1295*4882a593Smuzhiyun **********/ 1296*4882a593Smuzhiyun 1297*4882a593Smuzhiyun /* 1298*4882a593Smuzhiyun * ICE Module Address Compare Register 1299*4882a593Smuzhiyun */ 1300*4882a593Smuzhiyun #define ICEMACR_ADDR 0xfffffd00 1301*4882a593Smuzhiyun #define ICEMACR LONG_REF(ICEMACR_ADDR) 1302*4882a593Smuzhiyun 1303*4882a593Smuzhiyun /* 1304*4882a593Smuzhiyun * ICE Module Address Mask Register 1305*4882a593Smuzhiyun */ 1306*4882a593Smuzhiyun #define ICEMAMR_ADDR 0xfffffd04 1307*4882a593Smuzhiyun #define ICEMAMR LONG_REF(ICEMAMR_ADDR) 1308*4882a593Smuzhiyun 1309*4882a593Smuzhiyun /* 1310*4882a593Smuzhiyun * ICE Module Control Compare Register 1311*4882a593Smuzhiyun */ 1312*4882a593Smuzhiyun #define ICEMCCR_ADDR 0xfffffd08 1313*4882a593Smuzhiyun #define ICEMCCR WORD_REF(ICEMCCR_ADDR) 1314*4882a593Smuzhiyun 1315*4882a593Smuzhiyun #define ICEMCCR_PD 0x0001 /* Program/Data Cycle Selection */ 1316*4882a593Smuzhiyun #define ICEMCCR_RW 0x0002 /* Read/Write Cycle Selection */ 1317*4882a593Smuzhiyun 1318*4882a593Smuzhiyun /* 1319*4882a593Smuzhiyun * ICE Module Control Mask Register 1320*4882a593Smuzhiyun */ 1321*4882a593Smuzhiyun #define ICEMCMR_ADDR 0xfffffd0a 1322*4882a593Smuzhiyun #define ICEMCMR WORD_REF(ICEMCMR_ADDR) 1323*4882a593Smuzhiyun 1324*4882a593Smuzhiyun #define ICEMCMR_PDM 0x0001 /* Program/Data Cycle Mask */ 1325*4882a593Smuzhiyun #define ICEMCMR_RWM 0x0002 /* Read/Write Cycle Mask */ 1326*4882a593Smuzhiyun 1327*4882a593Smuzhiyun /* 1328*4882a593Smuzhiyun * ICE Module Control Register 1329*4882a593Smuzhiyun */ 1330*4882a593Smuzhiyun #define ICEMCR_ADDR 0xfffffd0c 1331*4882a593Smuzhiyun #define ICEMCR WORD_REF(ICEMCR_ADDR) 1332*4882a593Smuzhiyun 1333*4882a593Smuzhiyun #define ICEMCR_CEN 0x0001 /* Compare Enable */ 1334*4882a593Smuzhiyun #define ICEMCR_PBEN 0x0002 /* Program Break Enable */ 1335*4882a593Smuzhiyun #define ICEMCR_SB 0x0004 /* Single Breakpoint */ 1336*4882a593Smuzhiyun #define ICEMCR_HMDIS 0x0008 /* HardMap disable */ 1337*4882a593Smuzhiyun #define ICEMCR_BBIEN 0x0010 /* Bus Break Interrupt Enable */ 1338*4882a593Smuzhiyun 1339*4882a593Smuzhiyun /* 1340*4882a593Smuzhiyun * ICE Module Status Register 1341*4882a593Smuzhiyun */ 1342*4882a593Smuzhiyun #define ICEMSR_ADDR 0xfffffd0e 1343*4882a593Smuzhiyun #define ICEMSR WORD_REF(ICEMSR_ADDR) 1344*4882a593Smuzhiyun 1345*4882a593Smuzhiyun #define ICEMSR_EMUEN 0x0001 /* Emulation Enable */ 1346*4882a593Smuzhiyun #define ICEMSR_BRKIRQ 0x0002 /* A-Line Vector Fetch Detected */ 1347*4882a593Smuzhiyun #define ICEMSR_BBIRQ 0x0004 /* Bus Break Interrupt Detected */ 1348*4882a593Smuzhiyun #define ICEMSR_EMIRQ 0x0008 /* EMUIRQ Falling Edge Detected */ 1349*4882a593Smuzhiyun 1350*4882a593Smuzhiyun #endif /* _MC68VZ328_H_ */ 1351