1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun 3*4882a593Smuzhiyun /* include/asm-m68knommu/MC68EZ328.h: 'EZ328 control registers 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 1999 Vladimir Gurevich <vgurevic@cisco.com> 6*4882a593Smuzhiyun * Bear & Hare Software, Inc. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Based on include/asm-m68knommu/MC68332.h 9*4882a593Smuzhiyun * Copyright (C) 1998 Kenneth Albanowski <kjahds@kjahds.com>, 10*4882a593Smuzhiyun * The Silver Hammer Group, Ltd. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun #include <linux/compiler.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifndef _MC68EZ328_H_ 16*4882a593Smuzhiyun #define _MC68EZ328_H_ 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define BYTE_REF(addr) (*((volatile unsigned char*)addr)) 19*4882a593Smuzhiyun #define WORD_REF(addr) (*((volatile unsigned short*)addr)) 20*4882a593Smuzhiyun #define LONG_REF(addr) (*((volatile unsigned long*)addr)) 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define PUT_FIELD(field, val) (((val) << field##_SHIFT) & field##_MASK) 23*4882a593Smuzhiyun #define GET_FIELD(reg, field) (((reg) & field##_MASK) >> field##_SHIFT) 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /********** 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun * 0xFFFFF0xx -- System Control 28*4882a593Smuzhiyun * 29*4882a593Smuzhiyun **********/ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* 32*4882a593Smuzhiyun * System Control Register (SCR) 33*4882a593Smuzhiyun */ 34*4882a593Smuzhiyun #define SCR_ADDR 0xfffff000 35*4882a593Smuzhiyun #define SCR BYTE_REF(SCR_ADDR) 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define SCR_WDTH8 0x01 /* 8-Bit Width Select */ 38*4882a593Smuzhiyun #define SCR_DMAP 0x04 /* Double Map */ 39*4882a593Smuzhiyun #define SCR_SO 0x08 /* Supervisor Only */ 40*4882a593Smuzhiyun #define SCR_BETEN 0x10 /* Bus-Error Time-Out Enable */ 41*4882a593Smuzhiyun #define SCR_PRV 0x20 /* Privilege Violation */ 42*4882a593Smuzhiyun #define SCR_WPV 0x40 /* Write Protect Violation */ 43*4882a593Smuzhiyun #define SCR_BETO 0x80 /* Bus-Error TimeOut */ 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* 46*4882a593Smuzhiyun * Silicon ID Register (Mask Revision Register (MRR) for '328 Compatibility) 47*4882a593Smuzhiyun */ 48*4882a593Smuzhiyun #define MRR_ADDR 0xfffff004 49*4882a593Smuzhiyun #define MRR LONG_REF(MRR_ADDR) 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /********** 52*4882a593Smuzhiyun * 53*4882a593Smuzhiyun * 0xFFFFF1xx -- Chip-Select logic 54*4882a593Smuzhiyun * 55*4882a593Smuzhiyun **********/ 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* 58*4882a593Smuzhiyun * Chip Select Group Base Registers 59*4882a593Smuzhiyun */ 60*4882a593Smuzhiyun #define CSGBA_ADDR 0xfffff100 61*4882a593Smuzhiyun #define CSGBB_ADDR 0xfffff102 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define CSGBC_ADDR 0xfffff104 64*4882a593Smuzhiyun #define CSGBD_ADDR 0xfffff106 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define CSGBA WORD_REF(CSGBA_ADDR) 67*4882a593Smuzhiyun #define CSGBB WORD_REF(CSGBB_ADDR) 68*4882a593Smuzhiyun #define CSGBC WORD_REF(CSGBC_ADDR) 69*4882a593Smuzhiyun #define CSGBD WORD_REF(CSGBD_ADDR) 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* 72*4882a593Smuzhiyun * Chip Select Registers 73*4882a593Smuzhiyun */ 74*4882a593Smuzhiyun #define CSA_ADDR 0xfffff110 75*4882a593Smuzhiyun #define CSB_ADDR 0xfffff112 76*4882a593Smuzhiyun #define CSC_ADDR 0xfffff114 77*4882a593Smuzhiyun #define CSD_ADDR 0xfffff116 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define CSA WORD_REF(CSA_ADDR) 80*4882a593Smuzhiyun #define CSB WORD_REF(CSB_ADDR) 81*4882a593Smuzhiyun #define CSC WORD_REF(CSC_ADDR) 82*4882a593Smuzhiyun #define CSD WORD_REF(CSD_ADDR) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define CSA_EN 0x0001 /* Chip-Select Enable */ 85*4882a593Smuzhiyun #define CSA_SIZ_MASK 0x000e /* Chip-Select Size */ 86*4882a593Smuzhiyun #define CSA_SIZ_SHIFT 1 87*4882a593Smuzhiyun #define CSA_WS_MASK 0x0070 /* Wait State */ 88*4882a593Smuzhiyun #define CSA_WS_SHIFT 4 89*4882a593Smuzhiyun #define CSA_BSW 0x0080 /* Data Bus Width */ 90*4882a593Smuzhiyun #define CSA_FLASH 0x0100 /* FLASH Memory Support */ 91*4882a593Smuzhiyun #define CSA_RO 0x8000 /* Read-Only */ 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define CSB_EN 0x0001 /* Chip-Select Enable */ 94*4882a593Smuzhiyun #define CSB_SIZ_MASK 0x000e /* Chip-Select Size */ 95*4882a593Smuzhiyun #define CSB_SIZ_SHIFT 1 96*4882a593Smuzhiyun #define CSB_WS_MASK 0x0070 /* Wait State */ 97*4882a593Smuzhiyun #define CSB_WS_SHIFT 4 98*4882a593Smuzhiyun #define CSB_BSW 0x0080 /* Data Bus Width */ 99*4882a593Smuzhiyun #define CSB_FLASH 0x0100 /* FLASH Memory Support */ 100*4882a593Smuzhiyun #define CSB_UPSIZ_MASK 0x1800 /* Unprotected memory block size */ 101*4882a593Smuzhiyun #define CSB_UPSIZ_SHIFT 11 102*4882a593Smuzhiyun #define CSB_ROP 0x2000 /* Readonly if protected */ 103*4882a593Smuzhiyun #define CSB_SOP 0x4000 /* Supervisor only if protected */ 104*4882a593Smuzhiyun #define CSB_RO 0x8000 /* Read-Only */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define CSC_EN 0x0001 /* Chip-Select Enable */ 107*4882a593Smuzhiyun #define CSC_SIZ_MASK 0x000e /* Chip-Select Size */ 108*4882a593Smuzhiyun #define CSC_SIZ_SHIFT 1 109*4882a593Smuzhiyun #define CSC_WS_MASK 0x0070 /* Wait State */ 110*4882a593Smuzhiyun #define CSC_WS_SHIFT 4 111*4882a593Smuzhiyun #define CSC_BSW 0x0080 /* Data Bus Width */ 112*4882a593Smuzhiyun #define CSC_FLASH 0x0100 /* FLASH Memory Support */ 113*4882a593Smuzhiyun #define CSC_UPSIZ_MASK 0x1800 /* Unprotected memory block size */ 114*4882a593Smuzhiyun #define CSC_UPSIZ_SHIFT 11 115*4882a593Smuzhiyun #define CSC_ROP 0x2000 /* Readonly if protected */ 116*4882a593Smuzhiyun #define CSC_SOP 0x4000 /* Supervisor only if protected */ 117*4882a593Smuzhiyun #define CSC_RO 0x8000 /* Read-Only */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define CSD_EN 0x0001 /* Chip-Select Enable */ 120*4882a593Smuzhiyun #define CSD_SIZ_MASK 0x000e /* Chip-Select Size */ 121*4882a593Smuzhiyun #define CSD_SIZ_SHIFT 1 122*4882a593Smuzhiyun #define CSD_WS_MASK 0x0070 /* Wait State */ 123*4882a593Smuzhiyun #define CSD_WS_SHIFT 4 124*4882a593Smuzhiyun #define CSD_BSW 0x0080 /* Data Bus Width */ 125*4882a593Smuzhiyun #define CSD_FLASH 0x0100 /* FLASH Memory Support */ 126*4882a593Smuzhiyun #define CSD_DRAM 0x0200 /* Dram Selection */ 127*4882a593Smuzhiyun #define CSD_COMB 0x0400 /* Combining */ 128*4882a593Smuzhiyun #define CSD_UPSIZ_MASK 0x1800 /* Unprotected memory block size */ 129*4882a593Smuzhiyun #define CSD_UPSIZ_SHIFT 11 130*4882a593Smuzhiyun #define CSD_ROP 0x2000 /* Readonly if protected */ 131*4882a593Smuzhiyun #define CSD_SOP 0x4000 /* Supervisor only if protected */ 132*4882a593Smuzhiyun #define CSD_RO 0x8000 /* Read-Only */ 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun /* 135*4882a593Smuzhiyun * Emulation Chip-Select Register 136*4882a593Smuzhiyun */ 137*4882a593Smuzhiyun #define EMUCS_ADDR 0xfffff118 138*4882a593Smuzhiyun #define EMUCS WORD_REF(EMUCS_ADDR) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define EMUCS_WS_MASK 0x0070 141*4882a593Smuzhiyun #define EMUCS_WS_SHIFT 4 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun /********** 144*4882a593Smuzhiyun * 145*4882a593Smuzhiyun * 0xFFFFF2xx -- Phase Locked Loop (PLL) & Power Control 146*4882a593Smuzhiyun * 147*4882a593Smuzhiyun **********/ 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* 150*4882a593Smuzhiyun * PLL Control Register 151*4882a593Smuzhiyun */ 152*4882a593Smuzhiyun #define PLLCR_ADDR 0xfffff200 153*4882a593Smuzhiyun #define PLLCR WORD_REF(PLLCR_ADDR) 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define PLLCR_DISPLL 0x0008 /* Disable PLL */ 156*4882a593Smuzhiyun #define PLLCR_CLKEN 0x0010 /* Clock (CLKO pin) enable */ 157*4882a593Smuzhiyun #define PLLCR_PRESC 0x0020 /* VCO prescaler */ 158*4882a593Smuzhiyun #define PLLCR_SYSCLK_SEL_MASK 0x0700 /* System Clock Selection */ 159*4882a593Smuzhiyun #define PLLCR_SYSCLK_SEL_SHIFT 8 160*4882a593Smuzhiyun #define PLLCR_LCDCLK_SEL_MASK 0x3800 /* LCD Clock Selection */ 161*4882a593Smuzhiyun #define PLLCR_LCDCLK_SEL_SHIFT 11 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* '328-compatible definitions */ 164*4882a593Smuzhiyun #define PLLCR_PIXCLK_SEL_MASK PLLCR_LCDCLK_SEL_MASK 165*4882a593Smuzhiyun #define PLLCR_PIXCLK_SEL_SHIFT PLLCR_LCDCLK_SEL_SHIFT 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* 168*4882a593Smuzhiyun * PLL Frequency Select Register 169*4882a593Smuzhiyun */ 170*4882a593Smuzhiyun #define PLLFSR_ADDR 0xfffff202 171*4882a593Smuzhiyun #define PLLFSR WORD_REF(PLLFSR_ADDR) 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define PLLFSR_PC_MASK 0x00ff /* P Count */ 174*4882a593Smuzhiyun #define PLLFSR_PC_SHIFT 0 175*4882a593Smuzhiyun #define PLLFSR_QC_MASK 0x0f00 /* Q Count */ 176*4882a593Smuzhiyun #define PLLFSR_QC_SHIFT 8 177*4882a593Smuzhiyun #define PLLFSR_PROT 0x4000 /* Protect P & Q */ 178*4882a593Smuzhiyun #define PLLFSR_CLK32 0x8000 /* Clock 32 (kHz) */ 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* 181*4882a593Smuzhiyun * Power Control Register 182*4882a593Smuzhiyun */ 183*4882a593Smuzhiyun #define PCTRL_ADDR 0xfffff207 184*4882a593Smuzhiyun #define PCTRL BYTE_REF(PCTRL_ADDR) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define PCTRL_WIDTH_MASK 0x1f /* CPU Clock bursts width */ 187*4882a593Smuzhiyun #define PCTRL_WIDTH_SHIFT 0 188*4882a593Smuzhiyun #define PCTRL_PCEN 0x80 /* Power Control Enable */ 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun /********** 191*4882a593Smuzhiyun * 192*4882a593Smuzhiyun * 0xFFFFF3xx -- Interrupt Controller 193*4882a593Smuzhiyun * 194*4882a593Smuzhiyun **********/ 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* 197*4882a593Smuzhiyun * Interrupt Vector Register 198*4882a593Smuzhiyun */ 199*4882a593Smuzhiyun #define IVR_ADDR 0xfffff300 200*4882a593Smuzhiyun #define IVR BYTE_REF(IVR_ADDR) 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define IVR_VECTOR_MASK 0xF8 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun /* 205*4882a593Smuzhiyun * Interrupt control Register 206*4882a593Smuzhiyun */ 207*4882a593Smuzhiyun #define ICR_ADDR 0xfffff302 208*4882a593Smuzhiyun #define ICR WORD_REF(ICR_ADDR) 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun #define ICR_POL5 0x0080 /* Polarity Control for IRQ5 */ 211*4882a593Smuzhiyun #define ICR_ET6 0x0100 /* Edge Trigger Select for IRQ6 */ 212*4882a593Smuzhiyun #define ICR_ET3 0x0200 /* Edge Trigger Select for IRQ3 */ 213*4882a593Smuzhiyun #define ICR_ET2 0x0400 /* Edge Trigger Select for IRQ2 */ 214*4882a593Smuzhiyun #define ICR_ET1 0x0800 /* Edge Trigger Select for IRQ1 */ 215*4882a593Smuzhiyun #define ICR_POL6 0x1000 /* Polarity Control for IRQ6 */ 216*4882a593Smuzhiyun #define ICR_POL3 0x2000 /* Polarity Control for IRQ3 */ 217*4882a593Smuzhiyun #define ICR_POL2 0x4000 /* Polarity Control for IRQ2 */ 218*4882a593Smuzhiyun #define ICR_POL1 0x8000 /* Polarity Control for IRQ1 */ 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* 221*4882a593Smuzhiyun * Interrupt Mask Register 222*4882a593Smuzhiyun */ 223*4882a593Smuzhiyun #define IMR_ADDR 0xfffff304 224*4882a593Smuzhiyun #define IMR LONG_REF(IMR_ADDR) 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* 227*4882a593Smuzhiyun * Define the names for bit positions first. This is useful for 228*4882a593Smuzhiyun * request_irq 229*4882a593Smuzhiyun */ 230*4882a593Smuzhiyun #define SPI_IRQ_NUM 0 /* SPI interrupt */ 231*4882a593Smuzhiyun #define TMR_IRQ_NUM 1 /* Timer interrupt */ 232*4882a593Smuzhiyun #define UART_IRQ_NUM 2 /* UART interrupt */ 233*4882a593Smuzhiyun #define WDT_IRQ_NUM 3 /* Watchdog Timer interrupt */ 234*4882a593Smuzhiyun #define RTC_IRQ_NUM 4 /* RTC interrupt */ 235*4882a593Smuzhiyun #define KB_IRQ_NUM 6 /* Keyboard Interrupt */ 236*4882a593Smuzhiyun #define PWM_IRQ_NUM 7 /* Pulse-Width Modulator int. */ 237*4882a593Smuzhiyun #define INT0_IRQ_NUM 8 /* External INT0 */ 238*4882a593Smuzhiyun #define INT1_IRQ_NUM 9 /* External INT1 */ 239*4882a593Smuzhiyun #define INT2_IRQ_NUM 10 /* External INT2 */ 240*4882a593Smuzhiyun #define INT3_IRQ_NUM 11 /* External INT3 */ 241*4882a593Smuzhiyun #define IRQ1_IRQ_NUM 16 /* IRQ1 */ 242*4882a593Smuzhiyun #define IRQ2_IRQ_NUM 17 /* IRQ2 */ 243*4882a593Smuzhiyun #define IRQ3_IRQ_NUM 18 /* IRQ3 */ 244*4882a593Smuzhiyun #define IRQ6_IRQ_NUM 19 /* IRQ6 */ 245*4882a593Smuzhiyun #define IRQ5_IRQ_NUM 20 /* IRQ5 */ 246*4882a593Smuzhiyun #define SAM_IRQ_NUM 22 /* Sampling Timer for RTC */ 247*4882a593Smuzhiyun #define EMIQ_IRQ_NUM 23 /* Emulator Interrupt */ 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* '328-compatible definitions */ 250*4882a593Smuzhiyun #define SPIM_IRQ_NUM SPI_IRQ_NUM 251*4882a593Smuzhiyun #define TMR1_IRQ_NUM TMR_IRQ_NUM 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /* 254*4882a593Smuzhiyun * Here go the bitmasks themselves 255*4882a593Smuzhiyun */ 256*4882a593Smuzhiyun #define IMR_MSPI (1 << SPI_IRQ_NUM) /* Mask SPI interrupt */ 257*4882a593Smuzhiyun #define IMR_MTMR (1 << TMR_IRQ_NUM) /* Mask Timer interrupt */ 258*4882a593Smuzhiyun #define IMR_MUART (1 << UART_IRQ_NUM) /* Mask UART interrupt */ 259*4882a593Smuzhiyun #define IMR_MWDT (1 << WDT_IRQ_NUM) /* Mask Watchdog Timer interrupt */ 260*4882a593Smuzhiyun #define IMR_MRTC (1 << RTC_IRQ_NUM) /* Mask RTC interrupt */ 261*4882a593Smuzhiyun #define IMR_MKB (1 << KB_IRQ_NUM) /* Mask Keyboard Interrupt */ 262*4882a593Smuzhiyun #define IMR_MPWM (1 << PWM_IRQ_NUM) /* Mask Pulse-Width Modulator int. */ 263*4882a593Smuzhiyun #define IMR_MINT0 (1 << INT0_IRQ_NUM) /* Mask External INT0 */ 264*4882a593Smuzhiyun #define IMR_MINT1 (1 << INT1_IRQ_NUM) /* Mask External INT1 */ 265*4882a593Smuzhiyun #define IMR_MINT2 (1 << INT2_IRQ_NUM) /* Mask External INT2 */ 266*4882a593Smuzhiyun #define IMR_MINT3 (1 << INT3_IRQ_NUM) /* Mask External INT3 */ 267*4882a593Smuzhiyun #define IMR_MIRQ1 (1 << IRQ1_IRQ_NUM) /* Mask IRQ1 */ 268*4882a593Smuzhiyun #define IMR_MIRQ2 (1 << IRQ2_IRQ_NUM) /* Mask IRQ2 */ 269*4882a593Smuzhiyun #define IMR_MIRQ3 (1 << IRQ3_IRQ_NUM) /* Mask IRQ3 */ 270*4882a593Smuzhiyun #define IMR_MIRQ6 (1 << IRQ6_IRQ_NUM) /* Mask IRQ6 */ 271*4882a593Smuzhiyun #define IMR_MIRQ5 (1 << IRQ5_IRQ_NUM) /* Mask IRQ5 */ 272*4882a593Smuzhiyun #define IMR_MSAM (1 << SAM_IRQ_NUM) /* Mask Sampling Timer for RTC */ 273*4882a593Smuzhiyun #define IMR_MEMIQ (1 << EMIQ_IRQ_NUM) /* Mask Emulator Interrupt */ 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun /* '328-compatible definitions */ 276*4882a593Smuzhiyun #define IMR_MSPIM IMR_MSPI 277*4882a593Smuzhiyun #define IMR_MTMR1 IMR_MTMR 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* 280*4882a593Smuzhiyun * Interrupt Status Register 281*4882a593Smuzhiyun */ 282*4882a593Smuzhiyun #define ISR_ADDR 0xfffff30c 283*4882a593Smuzhiyun #define ISR LONG_REF(ISR_ADDR) 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun #define ISR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */ 286*4882a593Smuzhiyun #define ISR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */ 287*4882a593Smuzhiyun #define ISR_UART (1 << UART_IRQ_NUM) /* UART interrupt */ 288*4882a593Smuzhiyun #define ISR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */ 289*4882a593Smuzhiyun #define ISR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */ 290*4882a593Smuzhiyun #define ISR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */ 291*4882a593Smuzhiyun #define ISR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */ 292*4882a593Smuzhiyun #define ISR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */ 293*4882a593Smuzhiyun #define ISR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */ 294*4882a593Smuzhiyun #define ISR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */ 295*4882a593Smuzhiyun #define ISR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */ 296*4882a593Smuzhiyun #define ISR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */ 297*4882a593Smuzhiyun #define ISR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */ 298*4882a593Smuzhiyun #define ISR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */ 299*4882a593Smuzhiyun #define ISR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */ 300*4882a593Smuzhiyun #define ISR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */ 301*4882a593Smuzhiyun #define ISR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */ 302*4882a593Smuzhiyun #define ISR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */ 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun /* '328-compatible definitions */ 305*4882a593Smuzhiyun #define ISR_SPIM ISR_SPI 306*4882a593Smuzhiyun #define ISR_TMR1 ISR_TMR 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* 309*4882a593Smuzhiyun * Interrupt Pending Register 310*4882a593Smuzhiyun */ 311*4882a593Smuzhiyun #define IPR_ADDR 0xfffff30c 312*4882a593Smuzhiyun #define IPR LONG_REF(IPR_ADDR) 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun #define IPR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */ 315*4882a593Smuzhiyun #define IPR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */ 316*4882a593Smuzhiyun #define IPR_UART (1 << UART_IRQ_NUM) /* UART interrupt */ 317*4882a593Smuzhiyun #define IPR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */ 318*4882a593Smuzhiyun #define IPR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */ 319*4882a593Smuzhiyun #define IPR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */ 320*4882a593Smuzhiyun #define IPR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */ 321*4882a593Smuzhiyun #define IPR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */ 322*4882a593Smuzhiyun #define IPR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */ 323*4882a593Smuzhiyun #define IPR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */ 324*4882a593Smuzhiyun #define IPR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */ 325*4882a593Smuzhiyun #define IPR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */ 326*4882a593Smuzhiyun #define IPR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */ 327*4882a593Smuzhiyun #define IPR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */ 328*4882a593Smuzhiyun #define IPR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */ 329*4882a593Smuzhiyun #define IPR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */ 330*4882a593Smuzhiyun #define IPR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */ 331*4882a593Smuzhiyun #define IPR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */ 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun /* '328-compatible definitions */ 334*4882a593Smuzhiyun #define IPR_SPIM IPR_SPI 335*4882a593Smuzhiyun #define IPR_TMR1 IPR_TMR 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun /********** 338*4882a593Smuzhiyun * 339*4882a593Smuzhiyun * 0xFFFFF4xx -- Parallel Ports 340*4882a593Smuzhiyun * 341*4882a593Smuzhiyun **********/ 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* 344*4882a593Smuzhiyun * Port A 345*4882a593Smuzhiyun */ 346*4882a593Smuzhiyun #define PADIR_ADDR 0xfffff400 /* Port A direction reg */ 347*4882a593Smuzhiyun #define PADATA_ADDR 0xfffff401 /* Port A data register */ 348*4882a593Smuzhiyun #define PAPUEN_ADDR 0xfffff402 /* Port A Pull-Up enable reg */ 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun #define PADIR BYTE_REF(PADIR_ADDR) 351*4882a593Smuzhiyun #define PADATA BYTE_REF(PADATA_ADDR) 352*4882a593Smuzhiyun #define PAPUEN BYTE_REF(PAPUEN_ADDR) 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun #define PA(x) (1 << (x)) 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun /* 357*4882a593Smuzhiyun * Port B 358*4882a593Smuzhiyun */ 359*4882a593Smuzhiyun #define PBDIR_ADDR 0xfffff408 /* Port B direction reg */ 360*4882a593Smuzhiyun #define PBDATA_ADDR 0xfffff409 /* Port B data register */ 361*4882a593Smuzhiyun #define PBPUEN_ADDR 0xfffff40a /* Port B Pull-Up enable reg */ 362*4882a593Smuzhiyun #define PBSEL_ADDR 0xfffff40b /* Port B Select Register */ 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun #define PBDIR BYTE_REF(PBDIR_ADDR) 365*4882a593Smuzhiyun #define PBDATA BYTE_REF(PBDATA_ADDR) 366*4882a593Smuzhiyun #define PBPUEN BYTE_REF(PBPUEN_ADDR) 367*4882a593Smuzhiyun #define PBSEL BYTE_REF(PBSEL_ADDR) 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun #define PB(x) (1 << (x)) 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun #define PB_CSB0 0x01 /* Use CSB0 as PB[0] */ 372*4882a593Smuzhiyun #define PB_CSB1 0x02 /* Use CSB1 as PB[1] */ 373*4882a593Smuzhiyun #define PB_CSC0_RAS0 0x04 /* Use CSC0/RAS0 as PB[2] */ 374*4882a593Smuzhiyun #define PB_CSC1_RAS1 0x08 /* Use CSC1/RAS1 as PB[3] */ 375*4882a593Smuzhiyun #define PB_CSD0_CAS0 0x10 /* Use CSD0/CAS0 as PB[4] */ 376*4882a593Smuzhiyun #define PB_CSD1_CAS1 0x20 /* Use CSD1/CAS1 as PB[5] */ 377*4882a593Smuzhiyun #define PB_TIN_TOUT 0x40 /* Use TIN/TOUT as PB[6] */ 378*4882a593Smuzhiyun #define PB_PWMO 0x80 /* Use PWMO as PB[7] */ 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* 381*4882a593Smuzhiyun * Port C 382*4882a593Smuzhiyun */ 383*4882a593Smuzhiyun #define PCDIR_ADDR 0xfffff410 /* Port C direction reg */ 384*4882a593Smuzhiyun #define PCDATA_ADDR 0xfffff411 /* Port C data register */ 385*4882a593Smuzhiyun #define PCPDEN_ADDR 0xfffff412 /* Port C Pull-Down enb. reg */ 386*4882a593Smuzhiyun #define PCSEL_ADDR 0xfffff413 /* Port C Select Register */ 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun #define PCDIR BYTE_REF(PCDIR_ADDR) 389*4882a593Smuzhiyun #define PCDATA BYTE_REF(PCDATA_ADDR) 390*4882a593Smuzhiyun #define PCPDEN BYTE_REF(PCPDEN_ADDR) 391*4882a593Smuzhiyun #define PCSEL BYTE_REF(PCSEL_ADDR) 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun #define PC(x) (1 << (x)) 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun #define PC_LD0 0x01 /* Use LD0 as PC[0] */ 396*4882a593Smuzhiyun #define PC_LD1 0x02 /* Use LD1 as PC[1] */ 397*4882a593Smuzhiyun #define PC_LD2 0x04 /* Use LD2 as PC[2] */ 398*4882a593Smuzhiyun #define PC_LD3 0x08 /* Use LD3 as PC[3] */ 399*4882a593Smuzhiyun #define PC_LFLM 0x10 /* Use LFLM as PC[4] */ 400*4882a593Smuzhiyun #define PC_LLP 0x20 /* Use LLP as PC[5] */ 401*4882a593Smuzhiyun #define PC_LCLK 0x40 /* Use LCLK as PC[6] */ 402*4882a593Smuzhiyun #define PC_LACD 0x80 /* Use LACD as PC[7] */ 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun /* 405*4882a593Smuzhiyun * Port D 406*4882a593Smuzhiyun */ 407*4882a593Smuzhiyun #define PDDIR_ADDR 0xfffff418 /* Port D direction reg */ 408*4882a593Smuzhiyun #define PDDATA_ADDR 0xfffff419 /* Port D data register */ 409*4882a593Smuzhiyun #define PDPUEN_ADDR 0xfffff41a /* Port D Pull-Up enable reg */ 410*4882a593Smuzhiyun #define PDSEL_ADDR 0xfffff41b /* Port D Select Register */ 411*4882a593Smuzhiyun #define PDPOL_ADDR 0xfffff41c /* Port D Polarity Register */ 412*4882a593Smuzhiyun #define PDIRQEN_ADDR 0xfffff41d /* Port D IRQ enable register */ 413*4882a593Smuzhiyun #define PDKBEN_ADDR 0xfffff41e /* Port D Keyboard Enable reg */ 414*4882a593Smuzhiyun #define PDIQEG_ADDR 0xfffff41f /* Port D IRQ Edge Register */ 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun #define PDDIR BYTE_REF(PDDIR_ADDR) 417*4882a593Smuzhiyun #define PDDATA BYTE_REF(PDDATA_ADDR) 418*4882a593Smuzhiyun #define PDPUEN BYTE_REF(PDPUEN_ADDR) 419*4882a593Smuzhiyun #define PDSEL BYTE_REF(PDSEL_ADDR) 420*4882a593Smuzhiyun #define PDPOL BYTE_REF(PDPOL_ADDR) 421*4882a593Smuzhiyun #define PDIRQEN BYTE_REF(PDIRQEN_ADDR) 422*4882a593Smuzhiyun #define PDKBEN BYTE_REF(PDKBEN_ADDR) 423*4882a593Smuzhiyun #define PDIQEG BYTE_REF(PDIQEG_ADDR) 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun #define PD(x) (1 << (x)) 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun #define PD_INT0 0x01 /* Use INT0 as PD[0] */ 428*4882a593Smuzhiyun #define PD_INT1 0x02 /* Use INT1 as PD[1] */ 429*4882a593Smuzhiyun #define PD_INT2 0x04 /* Use INT2 as PD[2] */ 430*4882a593Smuzhiyun #define PD_INT3 0x08 /* Use INT3 as PD[3] */ 431*4882a593Smuzhiyun #define PD_IRQ1 0x10 /* Use IRQ1 as PD[4] */ 432*4882a593Smuzhiyun #define PD_IRQ2 0x20 /* Use IRQ2 as PD[5] */ 433*4882a593Smuzhiyun #define PD_IRQ3 0x40 /* Use IRQ3 as PD[6] */ 434*4882a593Smuzhiyun #define PD_IRQ6 0x80 /* Use IRQ6 as PD[7] */ 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun /* 437*4882a593Smuzhiyun * Port E 438*4882a593Smuzhiyun */ 439*4882a593Smuzhiyun #define PEDIR_ADDR 0xfffff420 /* Port E direction reg */ 440*4882a593Smuzhiyun #define PEDATA_ADDR 0xfffff421 /* Port E data register */ 441*4882a593Smuzhiyun #define PEPUEN_ADDR 0xfffff422 /* Port E Pull-Up enable reg */ 442*4882a593Smuzhiyun #define PESEL_ADDR 0xfffff423 /* Port E Select Register */ 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define PEDIR BYTE_REF(PEDIR_ADDR) 445*4882a593Smuzhiyun #define PEDATA BYTE_REF(PEDATA_ADDR) 446*4882a593Smuzhiyun #define PEPUEN BYTE_REF(PEPUEN_ADDR) 447*4882a593Smuzhiyun #define PESEL BYTE_REF(PESEL_ADDR) 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun #define PE(x) (1 << (x)) 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun #define PE_SPMTXD 0x01 /* Use SPMTXD as PE[0] */ 452*4882a593Smuzhiyun #define PE_SPMRXD 0x02 /* Use SPMRXD as PE[1] */ 453*4882a593Smuzhiyun #define PE_SPMCLK 0x04 /* Use SPMCLK as PE[2] */ 454*4882a593Smuzhiyun #define PE_DWE 0x08 /* Use DWE as PE[3] */ 455*4882a593Smuzhiyun #define PE_RXD 0x10 /* Use RXD as PE[4] */ 456*4882a593Smuzhiyun #define PE_TXD 0x20 /* Use TXD as PE[5] */ 457*4882a593Smuzhiyun #define PE_RTS 0x40 /* Use RTS as PE[6] */ 458*4882a593Smuzhiyun #define PE_CTS 0x80 /* Use CTS as PE[7] */ 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun /* 461*4882a593Smuzhiyun * Port F 462*4882a593Smuzhiyun */ 463*4882a593Smuzhiyun #define PFDIR_ADDR 0xfffff428 /* Port F direction reg */ 464*4882a593Smuzhiyun #define PFDATA_ADDR 0xfffff429 /* Port F data register */ 465*4882a593Smuzhiyun #define PFPUEN_ADDR 0xfffff42a /* Port F Pull-Up enable reg */ 466*4882a593Smuzhiyun #define PFSEL_ADDR 0xfffff42b /* Port F Select Register */ 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun #define PFDIR BYTE_REF(PFDIR_ADDR) 469*4882a593Smuzhiyun #define PFDATA BYTE_REF(PFDATA_ADDR) 470*4882a593Smuzhiyun #define PFPUEN BYTE_REF(PFPUEN_ADDR) 471*4882a593Smuzhiyun #define PFSEL BYTE_REF(PFSEL_ADDR) 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun #define PF(x) (1 << (x)) 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun #define PF_LCONTRAST 0x01 /* Use LCONTRAST as PF[0] */ 476*4882a593Smuzhiyun #define PF_IRQ5 0x02 /* Use IRQ5 as PF[1] */ 477*4882a593Smuzhiyun #define PF_CLKO 0x04 /* Use CLKO as PF[2] */ 478*4882a593Smuzhiyun #define PF_A20 0x08 /* Use A20 as PF[3] */ 479*4882a593Smuzhiyun #define PF_A21 0x10 /* Use A21 as PF[4] */ 480*4882a593Smuzhiyun #define PF_A22 0x20 /* Use A22 as PF[5] */ 481*4882a593Smuzhiyun #define PF_A23 0x40 /* Use A23 as PF[6] */ 482*4882a593Smuzhiyun #define PF_CSA1 0x80 /* Use CSA1 as PF[7] */ 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun /* 485*4882a593Smuzhiyun * Port G 486*4882a593Smuzhiyun */ 487*4882a593Smuzhiyun #define PGDIR_ADDR 0xfffff430 /* Port G direction reg */ 488*4882a593Smuzhiyun #define PGDATA_ADDR 0xfffff431 /* Port G data register */ 489*4882a593Smuzhiyun #define PGPUEN_ADDR 0xfffff432 /* Port G Pull-Up enable reg */ 490*4882a593Smuzhiyun #define PGSEL_ADDR 0xfffff433 /* Port G Select Register */ 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun #define PGDIR BYTE_REF(PGDIR_ADDR) 493*4882a593Smuzhiyun #define PGDATA BYTE_REF(PGDATA_ADDR) 494*4882a593Smuzhiyun #define PGPUEN BYTE_REF(PGPUEN_ADDR) 495*4882a593Smuzhiyun #define PGSEL BYTE_REF(PGSEL_ADDR) 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun #define PG(x) (1 << (x)) 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun #define PG_BUSW_DTACK 0x01 /* Use BUSW/DTACK as PG[0] */ 500*4882a593Smuzhiyun #define PG_A0 0x02 /* Use A0 as PG[1] */ 501*4882a593Smuzhiyun #define PG_EMUIRQ 0x04 /* Use EMUIRQ as PG[2] */ 502*4882a593Smuzhiyun #define PG_HIZ_P_D 0x08 /* Use HIZ/P/D as PG[3] */ 503*4882a593Smuzhiyun #define PG_EMUCS 0x10 /* Use EMUCS as PG[4] */ 504*4882a593Smuzhiyun #define PG_EMUBRK 0x20 /* Use EMUBRK as PG[5] */ 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun /********** 507*4882a593Smuzhiyun * 508*4882a593Smuzhiyun * 0xFFFFF5xx -- Pulse-Width Modulator (PWM) 509*4882a593Smuzhiyun * 510*4882a593Smuzhiyun **********/ 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun /* 513*4882a593Smuzhiyun * PWM Control Register 514*4882a593Smuzhiyun */ 515*4882a593Smuzhiyun #define PWMC_ADDR 0xfffff500 516*4882a593Smuzhiyun #define PWMC WORD_REF(PWMC_ADDR) 517*4882a593Smuzhiyun 518*4882a593Smuzhiyun #define PWMC_CLKSEL_MASK 0x0003 /* Clock Selection */ 519*4882a593Smuzhiyun #define PWMC_CLKSEL_SHIFT 0 520*4882a593Smuzhiyun #define PWMC_REPEAT_MASK 0x000c /* Sample Repeats */ 521*4882a593Smuzhiyun #define PWMC_REPEAT_SHIFT 2 522*4882a593Smuzhiyun #define PWMC_EN 0x0010 /* Enable PWM */ 523*4882a593Smuzhiyun #define PMNC_FIFOAV 0x0020 /* FIFO Available */ 524*4882a593Smuzhiyun #define PWMC_IRQEN 0x0040 /* Interrupt Request Enable */ 525*4882a593Smuzhiyun #define PWMC_IRQ 0x0080 /* Interrupt Request (FIFO empty) */ 526*4882a593Smuzhiyun #define PWMC_PRESCALER_MASK 0x7f00 /* Incoming Clock prescaler */ 527*4882a593Smuzhiyun #define PWMC_PRESCALER_SHIFT 8 528*4882a593Smuzhiyun #define PWMC_CLKSRC 0x8000 /* Clock Source Select */ 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun /* '328-compatible definitions */ 531*4882a593Smuzhiyun #define PWMC_PWMEN PWMC_EN 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun /* 534*4882a593Smuzhiyun * PWM Sample Register 535*4882a593Smuzhiyun */ 536*4882a593Smuzhiyun #define PWMS_ADDR 0xfffff502 537*4882a593Smuzhiyun #define PWMS WORD_REF(PWMS_ADDR) 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun /* 540*4882a593Smuzhiyun * PWM Period Register 541*4882a593Smuzhiyun */ 542*4882a593Smuzhiyun #define PWMP_ADDR 0xfffff504 543*4882a593Smuzhiyun #define PWMP BYTE_REF(PWMP_ADDR) 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun /* 546*4882a593Smuzhiyun * PWM Counter Register 547*4882a593Smuzhiyun */ 548*4882a593Smuzhiyun #define PWMCNT_ADDR 0xfffff505 549*4882a593Smuzhiyun #define PWMCNT BYTE_REF(PWMCNT_ADDR) 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun /********** 552*4882a593Smuzhiyun * 553*4882a593Smuzhiyun * 0xFFFFF6xx -- General-Purpose Timer 554*4882a593Smuzhiyun * 555*4882a593Smuzhiyun **********/ 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun /* 558*4882a593Smuzhiyun * Timer Control register 559*4882a593Smuzhiyun */ 560*4882a593Smuzhiyun #define TCTL_ADDR 0xfffff600 561*4882a593Smuzhiyun #define TCTL WORD_REF(TCTL_ADDR) 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun #define TCTL_TEN 0x0001 /* Timer Enable */ 564*4882a593Smuzhiyun #define TCTL_CLKSOURCE_MASK 0x000e /* Clock Source: */ 565*4882a593Smuzhiyun #define TCTL_CLKSOURCE_STOP 0x0000 /* Stop count (disabled) */ 566*4882a593Smuzhiyun #define TCTL_CLKSOURCE_SYSCLK 0x0002 /* SYSCLK to prescaler */ 567*4882a593Smuzhiyun #define TCTL_CLKSOURCE_SYSCLK_16 0x0004 /* SYSCLK/16 to prescaler */ 568*4882a593Smuzhiyun #define TCTL_CLKSOURCE_TIN 0x0006 /* TIN to prescaler */ 569*4882a593Smuzhiyun #define TCTL_CLKSOURCE_32KHZ 0x0008 /* 32kHz clock to prescaler */ 570*4882a593Smuzhiyun #define TCTL_IRQEN 0x0010 /* IRQ Enable */ 571*4882a593Smuzhiyun #define TCTL_OM 0x0020 /* Output Mode */ 572*4882a593Smuzhiyun #define TCTL_CAP_MASK 0x00c0 /* Capture Edge: */ 573*4882a593Smuzhiyun #define TCTL_CAP_RE 0x0040 /* Capture on rizing edge */ 574*4882a593Smuzhiyun #define TCTL_CAP_FE 0x0080 /* Capture on falling edge */ 575*4882a593Smuzhiyun #define TCTL_FRR 0x0010 /* Free-Run Mode */ 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun /* '328-compatible definitions */ 578*4882a593Smuzhiyun #define TCTL1_ADDR TCTL_ADDR 579*4882a593Smuzhiyun #define TCTL1 TCTL 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun /* 582*4882a593Smuzhiyun * Timer Prescaler Register 583*4882a593Smuzhiyun */ 584*4882a593Smuzhiyun #define TPRER_ADDR 0xfffff602 585*4882a593Smuzhiyun #define TPRER WORD_REF(TPRER_ADDR) 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun /* '328-compatible definitions */ 588*4882a593Smuzhiyun #define TPRER1_ADDR TPRER_ADDR 589*4882a593Smuzhiyun #define TPRER1 TPRER 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun /* 592*4882a593Smuzhiyun * Timer Compare Register 593*4882a593Smuzhiyun */ 594*4882a593Smuzhiyun #define TCMP_ADDR 0xfffff604 595*4882a593Smuzhiyun #define TCMP WORD_REF(TCMP_ADDR) 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun /* '328-compatible definitions */ 598*4882a593Smuzhiyun #define TCMP1_ADDR TCMP_ADDR 599*4882a593Smuzhiyun #define TCMP1 TCMP 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun /* 602*4882a593Smuzhiyun * Timer Capture register 603*4882a593Smuzhiyun */ 604*4882a593Smuzhiyun #define TCR_ADDR 0xfffff606 605*4882a593Smuzhiyun #define TCR WORD_REF(TCR_ADDR) 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun /* '328-compatible definitions */ 608*4882a593Smuzhiyun #define TCR1_ADDR TCR_ADDR 609*4882a593Smuzhiyun #define TCR1 TCR 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun /* 612*4882a593Smuzhiyun * Timer Counter Register 613*4882a593Smuzhiyun */ 614*4882a593Smuzhiyun #define TCN_ADDR 0xfffff608 615*4882a593Smuzhiyun #define TCN WORD_REF(TCN_ADDR) 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun /* '328-compatible definitions */ 618*4882a593Smuzhiyun #define TCN1_ADDR TCN_ADDR 619*4882a593Smuzhiyun #define TCN1 TCN 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun /* 622*4882a593Smuzhiyun * Timer Status Register 623*4882a593Smuzhiyun */ 624*4882a593Smuzhiyun #define TSTAT_ADDR 0xfffff60a 625*4882a593Smuzhiyun #define TSTAT WORD_REF(TSTAT_ADDR) 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun #define TSTAT_COMP 0x0001 /* Compare Event occurred */ 628*4882a593Smuzhiyun #define TSTAT_CAPT 0x0001 /* Capture Event occurred */ 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun /* '328-compatible definitions */ 631*4882a593Smuzhiyun #define TSTAT1_ADDR TSTAT_ADDR 632*4882a593Smuzhiyun #define TSTAT1 TSTAT 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun /********** 635*4882a593Smuzhiyun * 636*4882a593Smuzhiyun * 0xFFFFF8xx -- Serial Peripheral Interface Master (SPIM) 637*4882a593Smuzhiyun * 638*4882a593Smuzhiyun **********/ 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun /* 641*4882a593Smuzhiyun * SPIM Data Register 642*4882a593Smuzhiyun */ 643*4882a593Smuzhiyun #define SPIMDATA_ADDR 0xfffff800 644*4882a593Smuzhiyun #define SPIMDATA WORD_REF(SPIMDATA_ADDR) 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun /* 647*4882a593Smuzhiyun * SPIM Control/Status Register 648*4882a593Smuzhiyun */ 649*4882a593Smuzhiyun #define SPIMCONT_ADDR 0xfffff802 650*4882a593Smuzhiyun #define SPIMCONT WORD_REF(SPIMCONT_ADDR) 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun #define SPIMCONT_BIT_COUNT_MASK 0x000f /* Transfer Length in Bytes */ 653*4882a593Smuzhiyun #define SPIMCONT_BIT_COUNT_SHIFT 0 654*4882a593Smuzhiyun #define SPIMCONT_POL 0x0010 /* SPMCLK Signel Polarity */ 655*4882a593Smuzhiyun #define SPIMCONT_PHA 0x0020 /* Clock/Data phase relationship */ 656*4882a593Smuzhiyun #define SPIMCONT_IRQEN 0x0040 /* IRQ Enable */ 657*4882a593Smuzhiyun #define SPIMCONT_IRQ 0x0080 /* Interrupt Request */ 658*4882a593Smuzhiyun #define SPIMCONT_XCH 0x0100 /* Exchange */ 659*4882a593Smuzhiyun #define SPIMCONT_ENABLE 0x0200 /* Enable SPIM */ 660*4882a593Smuzhiyun #define SPIMCONT_DATA_RATE_MASK 0xe000 /* SPIM Data Rate */ 661*4882a593Smuzhiyun #define SPIMCONT_DATA_RATE_SHIFT 13 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun /* '328-compatible definitions */ 664*4882a593Smuzhiyun #define SPIMCONT_SPIMIRQ SPIMCONT_IRQ 665*4882a593Smuzhiyun #define SPIMCONT_SPIMEN SPIMCONT_ENABLE 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun /********** 668*4882a593Smuzhiyun * 669*4882a593Smuzhiyun * 0xFFFFF9xx -- UART 670*4882a593Smuzhiyun * 671*4882a593Smuzhiyun **********/ 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun /* 674*4882a593Smuzhiyun * UART Status/Control Register 675*4882a593Smuzhiyun */ 676*4882a593Smuzhiyun #define USTCNT_ADDR 0xfffff900 677*4882a593Smuzhiyun #define USTCNT WORD_REF(USTCNT_ADDR) 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun #define USTCNT_TXAE 0x0001 /* Transmitter Available Interrupt Enable */ 680*4882a593Smuzhiyun #define USTCNT_TXHE 0x0002 /* Transmitter Half Empty Enable */ 681*4882a593Smuzhiyun #define USTCNT_TXEE 0x0004 /* Transmitter Empty Interrupt Enable */ 682*4882a593Smuzhiyun #define USTCNT_RXRE 0x0008 /* Receiver Ready Interrupt Enable */ 683*4882a593Smuzhiyun #define USTCNT_RXHE 0x0010 /* Receiver Half-Full Interrupt Enable */ 684*4882a593Smuzhiyun #define USTCNT_RXFE 0x0020 /* Receiver Full Interrupt Enable */ 685*4882a593Smuzhiyun #define USTCNT_CTSD 0x0040 /* CTS Delta Interrupt Enable */ 686*4882a593Smuzhiyun #define USTCNT_ODEN 0x0080 /* Old Data Interrupt Enable */ 687*4882a593Smuzhiyun #define USTCNT_8_7 0x0100 /* Eight or seven-bit transmission */ 688*4882a593Smuzhiyun #define USTCNT_STOP 0x0200 /* Stop bit transmission */ 689*4882a593Smuzhiyun #define USTCNT_ODD 0x0400 /* Odd Parity */ 690*4882a593Smuzhiyun #define USTCNT_PEN 0x0800 /* Parity Enable */ 691*4882a593Smuzhiyun #define USTCNT_CLKM 0x1000 /* Clock Mode Select */ 692*4882a593Smuzhiyun #define USTCNT_TXEN 0x2000 /* Transmitter Enable */ 693*4882a593Smuzhiyun #define USTCNT_RXEN 0x4000 /* Receiver Enable */ 694*4882a593Smuzhiyun #define USTCNT_UEN 0x8000 /* UART Enable */ 695*4882a593Smuzhiyun 696*4882a593Smuzhiyun /* '328-compatible definitions */ 697*4882a593Smuzhiyun #define USTCNT_TXAVAILEN USTCNT_TXAE 698*4882a593Smuzhiyun #define USTCNT_TXHALFEN USTCNT_TXHE 699*4882a593Smuzhiyun #define USTCNT_TXEMPTYEN USTCNT_TXEE 700*4882a593Smuzhiyun #define USTCNT_RXREADYEN USTCNT_RXRE 701*4882a593Smuzhiyun #define USTCNT_RXHALFEN USTCNT_RXHE 702*4882a593Smuzhiyun #define USTCNT_RXFULLEN USTCNT_RXFE 703*4882a593Smuzhiyun #define USTCNT_CTSDELTAEN USTCNT_CTSD 704*4882a593Smuzhiyun #define USTCNT_ODD_EVEN USTCNT_ODD 705*4882a593Smuzhiyun #define USTCNT_PARITYEN USTCNT_PEN 706*4882a593Smuzhiyun #define USTCNT_CLKMODE USTCNT_CLKM 707*4882a593Smuzhiyun #define USTCNT_UARTEN USTCNT_UEN 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun /* 710*4882a593Smuzhiyun * UART Baud Control Register 711*4882a593Smuzhiyun */ 712*4882a593Smuzhiyun #define UBAUD_ADDR 0xfffff902 713*4882a593Smuzhiyun #define UBAUD WORD_REF(UBAUD_ADDR) 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun #define UBAUD_PRESCALER_MASK 0x003f /* Actual divisor is 65 - PRESCALER */ 716*4882a593Smuzhiyun #define UBAUD_PRESCALER_SHIFT 0 717*4882a593Smuzhiyun #define UBAUD_DIVIDE_MASK 0x0700 /* Baud Rate freq. divisor */ 718*4882a593Smuzhiyun #define UBAUD_DIVIDE_SHIFT 8 719*4882a593Smuzhiyun #define UBAUD_BAUD_SRC 0x0800 /* Baud Rate Source */ 720*4882a593Smuzhiyun #define UBAUD_UCLKDIR 0x2000 /* UCLK Direction */ 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun /* 723*4882a593Smuzhiyun * UART Receiver Register 724*4882a593Smuzhiyun */ 725*4882a593Smuzhiyun #define URX_ADDR 0xfffff904 726*4882a593Smuzhiyun #define URX WORD_REF(URX_ADDR) 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun #define URX_RXDATA_ADDR 0xfffff905 729*4882a593Smuzhiyun #define URX_RXDATA BYTE_REF(URX_RXDATA_ADDR) 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun #define URX_RXDATA_MASK 0x00ff /* Received data */ 732*4882a593Smuzhiyun #define URX_RXDATA_SHIFT 0 733*4882a593Smuzhiyun #define URX_PARITY_ERROR 0x0100 /* Parity Error */ 734*4882a593Smuzhiyun #define URX_BREAK 0x0200 /* Break Detected */ 735*4882a593Smuzhiyun #define URX_FRAME_ERROR 0x0400 /* Framing Error */ 736*4882a593Smuzhiyun #define URX_OVRUN 0x0800 /* Serial Overrun */ 737*4882a593Smuzhiyun #define URX_OLD_DATA 0x1000 /* Old data in FIFO */ 738*4882a593Smuzhiyun #define URX_DATA_READY 0x2000 /* Data Ready (FIFO not empty) */ 739*4882a593Smuzhiyun #define URX_FIFO_HALF 0x4000 /* FIFO is Half-Full */ 740*4882a593Smuzhiyun #define URX_FIFO_FULL 0x8000 /* FIFO is Full */ 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun /* 743*4882a593Smuzhiyun * UART Transmitter Register 744*4882a593Smuzhiyun */ 745*4882a593Smuzhiyun #define UTX_ADDR 0xfffff906 746*4882a593Smuzhiyun #define UTX WORD_REF(UTX_ADDR) 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun #define UTX_TXDATA_ADDR 0xfffff907 749*4882a593Smuzhiyun #define UTX_TXDATA BYTE_REF(UTX_TXDATA_ADDR) 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun #define UTX_TXDATA_MASK 0x00ff /* Data to be transmitted */ 752*4882a593Smuzhiyun #define UTX_TXDATA_SHIFT 0 753*4882a593Smuzhiyun #define UTX_CTS_DELTA 0x0100 /* CTS changed */ 754*4882a593Smuzhiyun #define UTX_CTS_STAT 0x0200 /* CTS State */ 755*4882a593Smuzhiyun #define UTX_BUSY 0x0400 /* FIFO is busy, sending a character */ 756*4882a593Smuzhiyun #define UTX_NOCTS 0x0800 /* Ignore CTS */ 757*4882a593Smuzhiyun #define UTX_SEND_BREAK 0x1000 /* Send a BREAK */ 758*4882a593Smuzhiyun #define UTX_TX_AVAIL 0x2000 /* Transmit FIFO has a slot available */ 759*4882a593Smuzhiyun #define UTX_FIFO_HALF 0x4000 /* Transmit FIFO is half empty */ 760*4882a593Smuzhiyun #define UTX_FIFO_EMPTY 0x8000 /* Transmit FIFO is empty */ 761*4882a593Smuzhiyun 762*4882a593Smuzhiyun /* '328-compatible definitions */ 763*4882a593Smuzhiyun #define UTX_CTS_STATUS UTX_CTS_STAT 764*4882a593Smuzhiyun #define UTX_IGNORE_CTS UTX_NOCTS 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun /* 767*4882a593Smuzhiyun * UART Miscellaneous Register 768*4882a593Smuzhiyun */ 769*4882a593Smuzhiyun #define UMISC_ADDR 0xfffff908 770*4882a593Smuzhiyun #define UMISC WORD_REF(UMISC_ADDR) 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun #define UMISC_TX_POL 0x0004 /* Transmit Polarity */ 773*4882a593Smuzhiyun #define UMISC_RX_POL 0x0008 /* Receive Polarity */ 774*4882a593Smuzhiyun #define UMISC_IRDA_LOOP 0x0010 /* IrDA Loopback Enable */ 775*4882a593Smuzhiyun #define UMISC_IRDA_EN 0x0020 /* Infra-Red Enable */ 776*4882a593Smuzhiyun #define UMISC_RTS 0x0040 /* Set RTS status */ 777*4882a593Smuzhiyun #define UMISC_RTSCONT 0x0080 /* Choose RTS control */ 778*4882a593Smuzhiyun #define UMISC_IR_TEST 0x0400 /* IRDA Test Enable */ 779*4882a593Smuzhiyun #define UMISC_BAUD_RESET 0x0800 /* Reset Baud Rate Generation Counters */ 780*4882a593Smuzhiyun #define UMISC_LOOP 0x1000 /* Serial Loopback Enable */ 781*4882a593Smuzhiyun #define UMISC_FORCE_PERR 0x2000 /* Force Parity Error */ 782*4882a593Smuzhiyun #define UMISC_CLKSRC 0x4000 /* Clock Source */ 783*4882a593Smuzhiyun #define UMISC_BAUD_TEST 0x8000 /* Enable Baud Test Mode */ 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun /* 786*4882a593Smuzhiyun * UART Non-integer Prescaler Register 787*4882a593Smuzhiyun */ 788*4882a593Smuzhiyun #define NIPR_ADDR 0xfffff90a 789*4882a593Smuzhiyun #define NIPR WORD_REF(NIPR_ADDR) 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun #define NIPR_STEP_VALUE_MASK 0x00ff /* NI prescaler step value */ 792*4882a593Smuzhiyun #define NIPR_STEP_VALUE_SHIFT 0 793*4882a593Smuzhiyun #define NIPR_SELECT_MASK 0x0700 /* Tap Selection */ 794*4882a593Smuzhiyun #define NIPR_SELECT_SHIFT 8 795*4882a593Smuzhiyun #define NIPR_PRE_SEL 0x8000 /* Non-integer prescaler select */ 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun /* generalization of uart control registers to support multiple ports: */ 799*4882a593Smuzhiyun typedef volatile struct { 800*4882a593Smuzhiyun volatile unsigned short int ustcnt; 801*4882a593Smuzhiyun volatile unsigned short int ubaud; 802*4882a593Smuzhiyun union { 803*4882a593Smuzhiyun volatile unsigned short int w; 804*4882a593Smuzhiyun struct { 805*4882a593Smuzhiyun volatile unsigned char status; 806*4882a593Smuzhiyun volatile unsigned char rxdata; 807*4882a593Smuzhiyun } b; 808*4882a593Smuzhiyun } urx; 809*4882a593Smuzhiyun union { 810*4882a593Smuzhiyun volatile unsigned short int w; 811*4882a593Smuzhiyun struct { 812*4882a593Smuzhiyun volatile unsigned char status; 813*4882a593Smuzhiyun volatile unsigned char txdata; 814*4882a593Smuzhiyun } b; 815*4882a593Smuzhiyun } utx; 816*4882a593Smuzhiyun volatile unsigned short int umisc; 817*4882a593Smuzhiyun volatile unsigned short int nipr; 818*4882a593Smuzhiyun volatile unsigned short int pad1; 819*4882a593Smuzhiyun volatile unsigned short int pad2; 820*4882a593Smuzhiyun } __packed m68328_uart; 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun 823*4882a593Smuzhiyun /********** 824*4882a593Smuzhiyun * 825*4882a593Smuzhiyun * 0xFFFFFAxx -- LCD Controller 826*4882a593Smuzhiyun * 827*4882a593Smuzhiyun **********/ 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun /* 830*4882a593Smuzhiyun * LCD Screen Starting Address Register 831*4882a593Smuzhiyun */ 832*4882a593Smuzhiyun #define LSSA_ADDR 0xfffffa00 833*4882a593Smuzhiyun #define LSSA LONG_REF(LSSA_ADDR) 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun #define LSSA_SSA_MASK 0x1ffffffe /* Bits 0 and 29-31 are reserved */ 836*4882a593Smuzhiyun 837*4882a593Smuzhiyun /* 838*4882a593Smuzhiyun * LCD Virtual Page Width Register 839*4882a593Smuzhiyun */ 840*4882a593Smuzhiyun #define LVPW_ADDR 0xfffffa05 841*4882a593Smuzhiyun #define LVPW BYTE_REF(LVPW_ADDR) 842*4882a593Smuzhiyun 843*4882a593Smuzhiyun /* 844*4882a593Smuzhiyun * LCD Screen Width Register (not compatible with '328 !!!) 845*4882a593Smuzhiyun */ 846*4882a593Smuzhiyun #define LXMAX_ADDR 0xfffffa08 847*4882a593Smuzhiyun #define LXMAX WORD_REF(LXMAX_ADDR) 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun #define LXMAX_XM_MASK 0x02f0 /* Bits 0-3 and 10-15 are reserved */ 850*4882a593Smuzhiyun 851*4882a593Smuzhiyun /* 852*4882a593Smuzhiyun * LCD Screen Height Register 853*4882a593Smuzhiyun */ 854*4882a593Smuzhiyun #define LYMAX_ADDR 0xfffffa0a 855*4882a593Smuzhiyun #define LYMAX WORD_REF(LYMAX_ADDR) 856*4882a593Smuzhiyun 857*4882a593Smuzhiyun #define LYMAX_YM_MASK 0x01ff /* Bits 9-15 are reserved */ 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun /* 860*4882a593Smuzhiyun * LCD Cursor X Position Register 861*4882a593Smuzhiyun */ 862*4882a593Smuzhiyun #define LCXP_ADDR 0xfffffa18 863*4882a593Smuzhiyun #define LCXP WORD_REF(LCXP_ADDR) 864*4882a593Smuzhiyun 865*4882a593Smuzhiyun #define LCXP_CC_MASK 0xc000 /* Cursor Control */ 866*4882a593Smuzhiyun #define LCXP_CC_TRAMSPARENT 0x0000 867*4882a593Smuzhiyun #define LCXP_CC_BLACK 0x4000 868*4882a593Smuzhiyun #define LCXP_CC_REVERSED 0x8000 869*4882a593Smuzhiyun #define LCXP_CC_WHITE 0xc000 870*4882a593Smuzhiyun #define LCXP_CXP_MASK 0x02ff /* Cursor X position */ 871*4882a593Smuzhiyun 872*4882a593Smuzhiyun /* 873*4882a593Smuzhiyun * LCD Cursor Y Position Register 874*4882a593Smuzhiyun */ 875*4882a593Smuzhiyun #define LCYP_ADDR 0xfffffa1a 876*4882a593Smuzhiyun #define LCYP WORD_REF(LCYP_ADDR) 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun #define LCYP_CYP_MASK 0x01ff /* Cursor Y Position */ 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun /* 881*4882a593Smuzhiyun * LCD Cursor Width and Heigth Register 882*4882a593Smuzhiyun */ 883*4882a593Smuzhiyun #define LCWCH_ADDR 0xfffffa1c 884*4882a593Smuzhiyun #define LCWCH WORD_REF(LCWCH_ADDR) 885*4882a593Smuzhiyun 886*4882a593Smuzhiyun #define LCWCH_CH_MASK 0x001f /* Cursor Height */ 887*4882a593Smuzhiyun #define LCWCH_CH_SHIFT 0 888*4882a593Smuzhiyun #define LCWCH_CW_MASK 0x1f00 /* Cursor Width */ 889*4882a593Smuzhiyun #define LCWCH_CW_SHIFT 8 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun /* 892*4882a593Smuzhiyun * LCD Blink Control Register 893*4882a593Smuzhiyun */ 894*4882a593Smuzhiyun #define LBLKC_ADDR 0xfffffa1f 895*4882a593Smuzhiyun #define LBLKC BYTE_REF(LBLKC_ADDR) 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun #define LBLKC_BD_MASK 0x7f /* Blink Divisor */ 898*4882a593Smuzhiyun #define LBLKC_BD_SHIFT 0 899*4882a593Smuzhiyun #define LBLKC_BKEN 0x80 /* Blink Enabled */ 900*4882a593Smuzhiyun 901*4882a593Smuzhiyun /* 902*4882a593Smuzhiyun * LCD Panel Interface Configuration Register 903*4882a593Smuzhiyun */ 904*4882a593Smuzhiyun #define LPICF_ADDR 0xfffffa20 905*4882a593Smuzhiyun #define LPICF BYTE_REF(LPICF_ADDR) 906*4882a593Smuzhiyun 907*4882a593Smuzhiyun #define LPICF_GS_MASK 0x03 /* Gray-Scale Mode */ 908*4882a593Smuzhiyun #define LPICF_GS_BW 0x00 909*4882a593Smuzhiyun #define LPICF_GS_GRAY_4 0x01 910*4882a593Smuzhiyun #define LPICF_GS_GRAY_16 0x02 911*4882a593Smuzhiyun #define LPICF_PBSIZ_MASK 0x0c /* Panel Bus Width */ 912*4882a593Smuzhiyun #define LPICF_PBSIZ_1 0x00 913*4882a593Smuzhiyun #define LPICF_PBSIZ_2 0x04 914*4882a593Smuzhiyun #define LPICF_PBSIZ_4 0x08 915*4882a593Smuzhiyun 916*4882a593Smuzhiyun /* 917*4882a593Smuzhiyun * LCD Polarity Configuration Register 918*4882a593Smuzhiyun */ 919*4882a593Smuzhiyun #define LPOLCF_ADDR 0xfffffa21 920*4882a593Smuzhiyun #define LPOLCF BYTE_REF(LPOLCF_ADDR) 921*4882a593Smuzhiyun 922*4882a593Smuzhiyun #define LPOLCF_PIXPOL 0x01 /* Pixel Polarity */ 923*4882a593Smuzhiyun #define LPOLCF_LPPOL 0x02 /* Line Pulse Polarity */ 924*4882a593Smuzhiyun #define LPOLCF_FLMPOL 0x04 /* Frame Marker Polarity */ 925*4882a593Smuzhiyun #define LPOLCF_LCKPOL 0x08 /* LCD Shift Lock Polarity */ 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun /* 928*4882a593Smuzhiyun * LACD (LCD Alternate Crystal Direction) Rate Control Register 929*4882a593Smuzhiyun */ 930*4882a593Smuzhiyun #define LACDRC_ADDR 0xfffffa23 931*4882a593Smuzhiyun #define LACDRC BYTE_REF(LACDRC_ADDR) 932*4882a593Smuzhiyun 933*4882a593Smuzhiyun #define LACDRC_ACDSLT 0x80 /* Signal Source Select */ 934*4882a593Smuzhiyun #define LACDRC_ACD_MASK 0x0f /* Alternate Crystal Direction Control */ 935*4882a593Smuzhiyun #define LACDRC_ACD_SHIFT 0 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun /* 938*4882a593Smuzhiyun * LCD Pixel Clock Divider Register 939*4882a593Smuzhiyun */ 940*4882a593Smuzhiyun #define LPXCD_ADDR 0xfffffa25 941*4882a593Smuzhiyun #define LPXCD BYTE_REF(LPXCD_ADDR) 942*4882a593Smuzhiyun 943*4882a593Smuzhiyun #define LPXCD_PCD_MASK 0x3f /* Pixel Clock Divider */ 944*4882a593Smuzhiyun #define LPXCD_PCD_SHIFT 0 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun /* 947*4882a593Smuzhiyun * LCD Clocking Control Register 948*4882a593Smuzhiyun */ 949*4882a593Smuzhiyun #define LCKCON_ADDR 0xfffffa27 950*4882a593Smuzhiyun #define LCKCON BYTE_REF(LCKCON_ADDR) 951*4882a593Smuzhiyun 952*4882a593Smuzhiyun #define LCKCON_DWS_MASK 0x0f /* Display Wait-State */ 953*4882a593Smuzhiyun #define LCKCON_DWS_SHIFT 0 954*4882a593Smuzhiyun #define LCKCON_DWIDTH 0x40 /* Display Memory Width */ 955*4882a593Smuzhiyun #define LCKCON_LCDON 0x80 /* Enable LCD Controller */ 956*4882a593Smuzhiyun 957*4882a593Smuzhiyun /* '328-compatible definitions */ 958*4882a593Smuzhiyun #define LCKCON_DW_MASK LCKCON_DWS_MASK 959*4882a593Smuzhiyun #define LCKCON_DW_SHIFT LCKCON_DWS_SHIFT 960*4882a593Smuzhiyun 961*4882a593Smuzhiyun /* 962*4882a593Smuzhiyun * LCD Refresh Rate Adjustment Register 963*4882a593Smuzhiyun */ 964*4882a593Smuzhiyun #define LRRA_ADDR 0xfffffa29 965*4882a593Smuzhiyun #define LRRA BYTE_REF(LRRA_ADDR) 966*4882a593Smuzhiyun 967*4882a593Smuzhiyun /* 968*4882a593Smuzhiyun * LCD Panning Offset Register 969*4882a593Smuzhiyun */ 970*4882a593Smuzhiyun #define LPOSR_ADDR 0xfffffa2d 971*4882a593Smuzhiyun #define LPOSR BYTE_REF(LPOSR_ADDR) 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun #define LPOSR_POS_MASK 0x0f /* Pixel Offset Code */ 974*4882a593Smuzhiyun #define LPOSR_POS_SHIFT 0 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun /* 977*4882a593Smuzhiyun * LCD Frame Rate Control Modulation Register 978*4882a593Smuzhiyun */ 979*4882a593Smuzhiyun #define LFRCM_ADDR 0xfffffa31 980*4882a593Smuzhiyun #define LFRCM BYTE_REF(LFRCM_ADDR) 981*4882a593Smuzhiyun 982*4882a593Smuzhiyun #define LFRCM_YMOD_MASK 0x0f /* Vertical Modulation */ 983*4882a593Smuzhiyun #define LFRCM_YMOD_SHIFT 0 984*4882a593Smuzhiyun #define LFRCM_XMOD_MASK 0xf0 /* Horizontal Modulation */ 985*4882a593Smuzhiyun #define LFRCM_XMOD_SHIFT 4 986*4882a593Smuzhiyun 987*4882a593Smuzhiyun /* 988*4882a593Smuzhiyun * LCD Gray Palette Mapping Register 989*4882a593Smuzhiyun */ 990*4882a593Smuzhiyun #define LGPMR_ADDR 0xfffffa33 991*4882a593Smuzhiyun #define LGPMR BYTE_REF(LGPMR_ADDR) 992*4882a593Smuzhiyun 993*4882a593Smuzhiyun #define LGPMR_G1_MASK 0x0f 994*4882a593Smuzhiyun #define LGPMR_G1_SHIFT 0 995*4882a593Smuzhiyun #define LGPMR_G2_MASK 0xf0 996*4882a593Smuzhiyun #define LGPMR_G2_SHIFT 4 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun /* 999*4882a593Smuzhiyun * PWM Contrast Control Register 1000*4882a593Smuzhiyun */ 1001*4882a593Smuzhiyun #define PWMR_ADDR 0xfffffa36 1002*4882a593Smuzhiyun #define PWMR WORD_REF(PWMR_ADDR) 1003*4882a593Smuzhiyun 1004*4882a593Smuzhiyun #define PWMR_PW_MASK 0x00ff /* Pulse Width */ 1005*4882a593Smuzhiyun #define PWMR_PW_SHIFT 0 1006*4882a593Smuzhiyun #define PWMR_CCPEN 0x0100 /* Contrast Control Enable */ 1007*4882a593Smuzhiyun #define PWMR_SRC_MASK 0x0600 /* Input Clock Source */ 1008*4882a593Smuzhiyun #define PWMR_SRC_LINE 0x0000 /* Line Pulse */ 1009*4882a593Smuzhiyun #define PWMR_SRC_PIXEL 0x0200 /* Pixel Clock */ 1010*4882a593Smuzhiyun #define PWMR_SRC_LCD 0x4000 /* LCD clock */ 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun /********** 1013*4882a593Smuzhiyun * 1014*4882a593Smuzhiyun * 0xFFFFFBxx -- Real-Time Clock (RTC) 1015*4882a593Smuzhiyun * 1016*4882a593Smuzhiyun **********/ 1017*4882a593Smuzhiyun 1018*4882a593Smuzhiyun /* 1019*4882a593Smuzhiyun * RTC Hours Minutes and Seconds Register 1020*4882a593Smuzhiyun */ 1021*4882a593Smuzhiyun #define RTCTIME_ADDR 0xfffffb00 1022*4882a593Smuzhiyun #define RTCTIME LONG_REF(RTCTIME_ADDR) 1023*4882a593Smuzhiyun 1024*4882a593Smuzhiyun #define RTCTIME_SECONDS_MASK 0x0000003f /* Seconds */ 1025*4882a593Smuzhiyun #define RTCTIME_SECONDS_SHIFT 0 1026*4882a593Smuzhiyun #define RTCTIME_MINUTES_MASK 0x003f0000 /* Minutes */ 1027*4882a593Smuzhiyun #define RTCTIME_MINUTES_SHIFT 16 1028*4882a593Smuzhiyun #define RTCTIME_HOURS_MASK 0x1f000000 /* Hours */ 1029*4882a593Smuzhiyun #define RTCTIME_HOURS_SHIFT 24 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun /* 1032*4882a593Smuzhiyun * RTC Alarm Register 1033*4882a593Smuzhiyun */ 1034*4882a593Smuzhiyun #define RTCALRM_ADDR 0xfffffb04 1035*4882a593Smuzhiyun #define RTCALRM LONG_REF(RTCALRM_ADDR) 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun #define RTCALRM_SECONDS_MASK 0x0000003f /* Seconds */ 1038*4882a593Smuzhiyun #define RTCALRM_SECONDS_SHIFT 0 1039*4882a593Smuzhiyun #define RTCALRM_MINUTES_MASK 0x003f0000 /* Minutes */ 1040*4882a593Smuzhiyun #define RTCALRM_MINUTES_SHIFT 16 1041*4882a593Smuzhiyun #define RTCALRM_HOURS_MASK 0x1f000000 /* Hours */ 1042*4882a593Smuzhiyun #define RTCALRM_HOURS_SHIFT 24 1043*4882a593Smuzhiyun 1044*4882a593Smuzhiyun /* 1045*4882a593Smuzhiyun * Watchdog Timer Register 1046*4882a593Smuzhiyun */ 1047*4882a593Smuzhiyun #define WATCHDOG_ADDR 0xfffffb0a 1048*4882a593Smuzhiyun #define WATCHDOG WORD_REF(WATCHDOG_ADDR) 1049*4882a593Smuzhiyun 1050*4882a593Smuzhiyun #define WATCHDOG_EN 0x0001 /* Watchdog Enabled */ 1051*4882a593Smuzhiyun #define WATCHDOG_ISEL 0x0002 /* Select the watchdog interrupt */ 1052*4882a593Smuzhiyun #define WATCHDOG_INTF 0x0080 /* Watchdog interrupt occurred */ 1053*4882a593Smuzhiyun #define WATCHDOG_CNT_MASK 0x0300 /* Watchdog Counter */ 1054*4882a593Smuzhiyun #define WATCHDOG_CNT_SHIFT 8 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun /* 1057*4882a593Smuzhiyun * RTC Control Register 1058*4882a593Smuzhiyun */ 1059*4882a593Smuzhiyun #define RTCCTL_ADDR 0xfffffb0c 1060*4882a593Smuzhiyun #define RTCCTL WORD_REF(RTCCTL_ADDR) 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun #define RTCCTL_XTL 0x0020 /* Crystal Selection */ 1063*4882a593Smuzhiyun #define RTCCTL_EN 0x0080 /* RTC Enable */ 1064*4882a593Smuzhiyun 1065*4882a593Smuzhiyun /* '328-compatible definitions */ 1066*4882a593Smuzhiyun #define RTCCTL_384 RTCCTL_XTL 1067*4882a593Smuzhiyun #define RTCCTL_ENABLE RTCCTL_EN 1068*4882a593Smuzhiyun 1069*4882a593Smuzhiyun /* 1070*4882a593Smuzhiyun * RTC Interrupt Status Register 1071*4882a593Smuzhiyun */ 1072*4882a593Smuzhiyun #define RTCISR_ADDR 0xfffffb0e 1073*4882a593Smuzhiyun #define RTCISR WORD_REF(RTCISR_ADDR) 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun #define RTCISR_SW 0x0001 /* Stopwatch timed out */ 1076*4882a593Smuzhiyun #define RTCISR_MIN 0x0002 /* 1-minute interrupt has occurred */ 1077*4882a593Smuzhiyun #define RTCISR_ALM 0x0004 /* Alarm interrupt has occurred */ 1078*4882a593Smuzhiyun #define RTCISR_DAY 0x0008 /* 24-hour rollover interrupt has occurred */ 1079*4882a593Smuzhiyun #define RTCISR_1HZ 0x0010 /* 1Hz interrupt has occurred */ 1080*4882a593Smuzhiyun #define RTCISR_HR 0x0020 /* 1-hour interrupt has occurred */ 1081*4882a593Smuzhiyun #define RTCISR_SAM0 0x0100 /* 4Hz / 4.6875Hz interrupt has occurred */ 1082*4882a593Smuzhiyun #define RTCISR_SAM1 0x0200 /* 8Hz / 9.3750Hz interrupt has occurred */ 1083*4882a593Smuzhiyun #define RTCISR_SAM2 0x0400 /* 16Hz / 18.7500Hz interrupt has occurred */ 1084*4882a593Smuzhiyun #define RTCISR_SAM3 0x0800 /* 32Hz / 37.5000Hz interrupt has occurred */ 1085*4882a593Smuzhiyun #define RTCISR_SAM4 0x1000 /* 64Hz / 75.0000Hz interrupt has occurred */ 1086*4882a593Smuzhiyun #define RTCISR_SAM5 0x2000 /* 128Hz / 150.0000Hz interrupt has occurred */ 1087*4882a593Smuzhiyun #define RTCISR_SAM6 0x4000 /* 256Hz / 300.0000Hz interrupt has occurred */ 1088*4882a593Smuzhiyun #define RTCISR_SAM7 0x8000 /* 512Hz / 600.0000Hz interrupt has occurred */ 1089*4882a593Smuzhiyun 1090*4882a593Smuzhiyun /* 1091*4882a593Smuzhiyun * RTC Interrupt Enable Register 1092*4882a593Smuzhiyun */ 1093*4882a593Smuzhiyun #define RTCIENR_ADDR 0xfffffb10 1094*4882a593Smuzhiyun #define RTCIENR WORD_REF(RTCIENR_ADDR) 1095*4882a593Smuzhiyun 1096*4882a593Smuzhiyun #define RTCIENR_SW 0x0001 /* Stopwatch interrupt enable */ 1097*4882a593Smuzhiyun #define RTCIENR_MIN 0x0002 /* 1-minute interrupt enable */ 1098*4882a593Smuzhiyun #define RTCIENR_ALM 0x0004 /* Alarm interrupt enable */ 1099*4882a593Smuzhiyun #define RTCIENR_DAY 0x0008 /* 24-hour rollover interrupt enable */ 1100*4882a593Smuzhiyun #define RTCIENR_1HZ 0x0010 /* 1Hz interrupt enable */ 1101*4882a593Smuzhiyun #define RTCIENR_HR 0x0020 /* 1-hour interrupt enable */ 1102*4882a593Smuzhiyun #define RTCIENR_SAM0 0x0100 /* 4Hz / 4.6875Hz interrupt enable */ 1103*4882a593Smuzhiyun #define RTCIENR_SAM1 0x0200 /* 8Hz / 9.3750Hz interrupt enable */ 1104*4882a593Smuzhiyun #define RTCIENR_SAM2 0x0400 /* 16Hz / 18.7500Hz interrupt enable */ 1105*4882a593Smuzhiyun #define RTCIENR_SAM3 0x0800 /* 32Hz / 37.5000Hz interrupt enable */ 1106*4882a593Smuzhiyun #define RTCIENR_SAM4 0x1000 /* 64Hz / 75.0000Hz interrupt enable */ 1107*4882a593Smuzhiyun #define RTCIENR_SAM5 0x2000 /* 128Hz / 150.0000Hz interrupt enable */ 1108*4882a593Smuzhiyun #define RTCIENR_SAM6 0x4000 /* 256Hz / 300.0000Hz interrupt enable */ 1109*4882a593Smuzhiyun #define RTCIENR_SAM7 0x8000 /* 512Hz / 600.0000Hz interrupt enable */ 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun /* 1112*4882a593Smuzhiyun * Stopwatch Minutes Register 1113*4882a593Smuzhiyun */ 1114*4882a593Smuzhiyun #define STPWCH_ADDR 0xfffffb12 1115*4882a593Smuzhiyun #define STPWCH WORD_REF(STPWCH) 1116*4882a593Smuzhiyun 1117*4882a593Smuzhiyun #define STPWCH_CNT_MASK 0x003f /* Stopwatch countdown value */ 1118*4882a593Smuzhiyun #define SPTWCH_CNT_SHIFT 0 1119*4882a593Smuzhiyun 1120*4882a593Smuzhiyun /* 1121*4882a593Smuzhiyun * RTC Day Count Register 1122*4882a593Smuzhiyun */ 1123*4882a593Smuzhiyun #define DAYR_ADDR 0xfffffb1a 1124*4882a593Smuzhiyun #define DAYR WORD_REF(DAYR_ADDR) 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun #define DAYR_DAYS_MASK 0x1ff /* Day Setting */ 1127*4882a593Smuzhiyun #define DAYR_DAYS_SHIFT 0 1128*4882a593Smuzhiyun 1129*4882a593Smuzhiyun /* 1130*4882a593Smuzhiyun * RTC Day Alarm Register 1131*4882a593Smuzhiyun */ 1132*4882a593Smuzhiyun #define DAYALARM_ADDR 0xfffffb1c 1133*4882a593Smuzhiyun #define DAYALARM WORD_REF(DAYALARM_ADDR) 1134*4882a593Smuzhiyun 1135*4882a593Smuzhiyun #define DAYALARM_DAYSAL_MASK 0x01ff /* Day Setting of the Alarm */ 1136*4882a593Smuzhiyun #define DAYALARM_DAYSAL_SHIFT 0 1137*4882a593Smuzhiyun 1138*4882a593Smuzhiyun /********** 1139*4882a593Smuzhiyun * 1140*4882a593Smuzhiyun * 0xFFFFFCxx -- DRAM Controller 1141*4882a593Smuzhiyun * 1142*4882a593Smuzhiyun **********/ 1143*4882a593Smuzhiyun 1144*4882a593Smuzhiyun /* 1145*4882a593Smuzhiyun * DRAM Memory Configuration Register 1146*4882a593Smuzhiyun */ 1147*4882a593Smuzhiyun #define DRAMMC_ADDR 0xfffffc00 1148*4882a593Smuzhiyun #define DRAMMC WORD_REF(DRAMMC_ADDR) 1149*4882a593Smuzhiyun 1150*4882a593Smuzhiyun #define DRAMMC_ROW12_MASK 0xc000 /* Row address bit for MD12 */ 1151*4882a593Smuzhiyun #define DRAMMC_ROW12_PA10 0x0000 1152*4882a593Smuzhiyun #define DRAMMC_ROW12_PA21 0x4000 1153*4882a593Smuzhiyun #define DRAMMC_ROW12_PA23 0x8000 1154*4882a593Smuzhiyun #define DRAMMC_ROW0_MASK 0x3000 /* Row address bit for MD0 */ 1155*4882a593Smuzhiyun #define DRAMMC_ROW0_PA11 0x0000 1156*4882a593Smuzhiyun #define DRAMMC_ROW0_PA22 0x1000 1157*4882a593Smuzhiyun #define DRAMMC_ROW0_PA23 0x2000 1158*4882a593Smuzhiyun #define DRAMMC_ROW11 0x0800 /* Row address bit for MD11 PA20/PA22 */ 1159*4882a593Smuzhiyun #define DRAMMC_ROW10 0x0400 /* Row address bit for MD10 PA19/PA21 */ 1160*4882a593Smuzhiyun #define DRAMMC_ROW9 0x0200 /* Row address bit for MD9 PA9/PA19 */ 1161*4882a593Smuzhiyun #define DRAMMC_ROW8 0x0100 /* Row address bit for MD8 PA10/PA20 */ 1162*4882a593Smuzhiyun #define DRAMMC_COL10 0x0080 /* Col address bit for MD10 PA11/PA0 */ 1163*4882a593Smuzhiyun #define DRAMMC_COL9 0x0040 /* Col address bit for MD9 PA10/PA0 */ 1164*4882a593Smuzhiyun #define DRAMMC_COL8 0x0020 /* Col address bit for MD8 PA9/PA0 */ 1165*4882a593Smuzhiyun #define DRAMMC_REF_MASK 0x001f /* Refresh Cycle */ 1166*4882a593Smuzhiyun #define DRAMMC_REF_SHIFT 0 1167*4882a593Smuzhiyun 1168*4882a593Smuzhiyun /* 1169*4882a593Smuzhiyun * DRAM Control Register 1170*4882a593Smuzhiyun */ 1171*4882a593Smuzhiyun #define DRAMC_ADDR 0xfffffc02 1172*4882a593Smuzhiyun #define DRAMC WORD_REF(DRAMC_ADDR) 1173*4882a593Smuzhiyun 1174*4882a593Smuzhiyun #define DRAMC_DWE 0x0001 /* DRAM Write Enable */ 1175*4882a593Smuzhiyun #define DRAMC_RST 0x0002 /* Reset Burst Refresh Enable */ 1176*4882a593Smuzhiyun #define DRAMC_LPR 0x0004 /* Low-Power Refresh Enable */ 1177*4882a593Smuzhiyun #define DRAMC_SLW 0x0008 /* Slow RAM */ 1178*4882a593Smuzhiyun #define DRAMC_LSP 0x0010 /* Light Sleep */ 1179*4882a593Smuzhiyun #define DRAMC_MSW 0x0020 /* Slow Multiplexing */ 1180*4882a593Smuzhiyun #define DRAMC_WS_MASK 0x00c0 /* Wait-states */ 1181*4882a593Smuzhiyun #define DRAMC_WS_SHIFT 6 1182*4882a593Smuzhiyun #define DRAMC_PGSZ_MASK 0x0300 /* Page Size for fast page mode */ 1183*4882a593Smuzhiyun #define DRAMC_PGSZ_SHIFT 8 1184*4882a593Smuzhiyun #define DRAMC_PGSZ_256K 0x0000 1185*4882a593Smuzhiyun #define DRAMC_PGSZ_512K 0x0100 1186*4882a593Smuzhiyun #define DRAMC_PGSZ_1024K 0x0200 1187*4882a593Smuzhiyun #define DRAMC_PGSZ_2048K 0x0300 1188*4882a593Smuzhiyun #define DRAMC_EDO 0x0400 /* EDO DRAM */ 1189*4882a593Smuzhiyun #define DRAMC_CLK 0x0800 /* Refresh Timer Clock source select */ 1190*4882a593Smuzhiyun #define DRAMC_BC_MASK 0x3000 /* Page Access Clock Cycle (FP mode) */ 1191*4882a593Smuzhiyun #define DRAMC_BC_SHIFT 12 1192*4882a593Smuzhiyun #define DRAMC_RM 0x4000 /* Refresh Mode */ 1193*4882a593Smuzhiyun #define DRAMC_EN 0x8000 /* DRAM Controller enable */ 1194*4882a593Smuzhiyun 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun /********** 1197*4882a593Smuzhiyun * 1198*4882a593Smuzhiyun * 0xFFFFFDxx -- In-Circuit Emulation (ICE) 1199*4882a593Smuzhiyun * 1200*4882a593Smuzhiyun **********/ 1201*4882a593Smuzhiyun 1202*4882a593Smuzhiyun /* 1203*4882a593Smuzhiyun * ICE Module Address Compare Register 1204*4882a593Smuzhiyun */ 1205*4882a593Smuzhiyun #define ICEMACR_ADDR 0xfffffd00 1206*4882a593Smuzhiyun #define ICEMACR LONG_REF(ICEMACR_ADDR) 1207*4882a593Smuzhiyun 1208*4882a593Smuzhiyun /* 1209*4882a593Smuzhiyun * ICE Module Address Mask Register 1210*4882a593Smuzhiyun */ 1211*4882a593Smuzhiyun #define ICEMAMR_ADDR 0xfffffd04 1212*4882a593Smuzhiyun #define ICEMAMR LONG_REF(ICEMAMR_ADDR) 1213*4882a593Smuzhiyun 1214*4882a593Smuzhiyun /* 1215*4882a593Smuzhiyun * ICE Module Control Compare Register 1216*4882a593Smuzhiyun */ 1217*4882a593Smuzhiyun #define ICEMCCR_ADDR 0xfffffd08 1218*4882a593Smuzhiyun #define ICEMCCR WORD_REF(ICEMCCR_ADDR) 1219*4882a593Smuzhiyun 1220*4882a593Smuzhiyun #define ICEMCCR_PD 0x0001 /* Program/Data Cycle Selection */ 1221*4882a593Smuzhiyun #define ICEMCCR_RW 0x0002 /* Read/Write Cycle Selection */ 1222*4882a593Smuzhiyun 1223*4882a593Smuzhiyun /* 1224*4882a593Smuzhiyun * ICE Module Control Mask Register 1225*4882a593Smuzhiyun */ 1226*4882a593Smuzhiyun #define ICEMCMR_ADDR 0xfffffd0a 1227*4882a593Smuzhiyun #define ICEMCMR WORD_REF(ICEMCMR_ADDR) 1228*4882a593Smuzhiyun 1229*4882a593Smuzhiyun #define ICEMCMR_PDM 0x0001 /* Program/Data Cycle Mask */ 1230*4882a593Smuzhiyun #define ICEMCMR_RWM 0x0002 /* Read/Write Cycle Mask */ 1231*4882a593Smuzhiyun 1232*4882a593Smuzhiyun /* 1233*4882a593Smuzhiyun * ICE Module Control Register 1234*4882a593Smuzhiyun */ 1235*4882a593Smuzhiyun #define ICEMCR_ADDR 0xfffffd0c 1236*4882a593Smuzhiyun #define ICEMCR WORD_REF(ICEMCR_ADDR) 1237*4882a593Smuzhiyun 1238*4882a593Smuzhiyun #define ICEMCR_CEN 0x0001 /* Compare Enable */ 1239*4882a593Smuzhiyun #define ICEMCR_PBEN 0x0002 /* Program Break Enable */ 1240*4882a593Smuzhiyun #define ICEMCR_SB 0x0004 /* Single Breakpoint */ 1241*4882a593Smuzhiyun #define ICEMCR_HMDIS 0x0008 /* HardMap disable */ 1242*4882a593Smuzhiyun #define ICEMCR_BBIEN 0x0010 /* Bus Break Interrupt Enable */ 1243*4882a593Smuzhiyun 1244*4882a593Smuzhiyun /* 1245*4882a593Smuzhiyun * ICE Module Status Register 1246*4882a593Smuzhiyun */ 1247*4882a593Smuzhiyun #define ICEMSR_ADDR 0xfffffd0e 1248*4882a593Smuzhiyun #define ICEMSR WORD_REF(ICEMSR_ADDR) 1249*4882a593Smuzhiyun 1250*4882a593Smuzhiyun #define ICEMSR_EMUEN 0x0001 /* Emulation Enable */ 1251*4882a593Smuzhiyun #define ICEMSR_BRKIRQ 0x0002 /* A-Line Vector Fetch Detected */ 1252*4882a593Smuzhiyun #define ICEMSR_BBIRQ 0x0004 /* Bus Break Interrupt Detected */ 1253*4882a593Smuzhiyun #define ICEMSR_EMIRQ 0x0008 /* EMUIRQ Falling Edge Detected */ 1254*4882a593Smuzhiyun 1255*4882a593Smuzhiyun #endif /* _MC68EZ328_H_ */ 1256