1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun 3*4882a593Smuzhiyun /* include/asm-m68knommu/MC68328.h: '328 control registers 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 1999 Vladimir Gurevich <vgurevic@cisco.com> 6*4882a593Smuzhiyun * Bear & Hare Software, Inc. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Based on include/asm-m68knommu/MC68332.h 9*4882a593Smuzhiyun * Copyright (C) 1998 Kenneth Albanowski <kjahds@kjahds.com>, 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun #include <linux/compiler.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef _MC68328_H_ 15*4882a593Smuzhiyun #define _MC68328_H_ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define BYTE_REF(addr) (*((volatile unsigned char*)addr)) 18*4882a593Smuzhiyun #define WORD_REF(addr) (*((volatile unsigned short*)addr)) 19*4882a593Smuzhiyun #define LONG_REF(addr) (*((volatile unsigned long*)addr)) 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define PUT_FIELD(field, val) (((val) << field##_SHIFT) & field##_MASK) 22*4882a593Smuzhiyun #define GET_FIELD(reg, field) (((reg) & field##_MASK) >> field##_SHIFT) 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /********** 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * 0xFFFFF0xx -- System Control 27*4882a593Smuzhiyun * 28*4882a593Smuzhiyun **********/ 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun /* 31*4882a593Smuzhiyun * System Control Register (SCR) 32*4882a593Smuzhiyun */ 33*4882a593Smuzhiyun #define SCR_ADDR 0xfffff000 34*4882a593Smuzhiyun #define SCR BYTE_REF(SCR_ADDR) 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define SCR_WDTH8 0x01 /* 8-Bit Width Select */ 37*4882a593Smuzhiyun #define SCR_DMAP 0x04 /* Double Map */ 38*4882a593Smuzhiyun #define SCR_SO 0x08 /* Supervisor Only */ 39*4882a593Smuzhiyun #define SCR_BETEN 0x10 /* Bus-Error Time-Out Enable */ 40*4882a593Smuzhiyun #define SCR_PRV 0x20 /* Privilege Violation */ 41*4882a593Smuzhiyun #define SCR_WPV 0x40 /* Write Protect Violation */ 42*4882a593Smuzhiyun #define SCR_BETO 0x80 /* Bus-Error TimeOut */ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* 45*4882a593Smuzhiyun * Mask Revision Register 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun #define MRR_ADDR 0xfffff004 48*4882a593Smuzhiyun #define MRR LONG_REF(MRR_ADDR) 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /********** 51*4882a593Smuzhiyun * 52*4882a593Smuzhiyun * 0xFFFFF1xx -- Chip-Select logic 53*4882a593Smuzhiyun * 54*4882a593Smuzhiyun **********/ 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /********** 57*4882a593Smuzhiyun * 58*4882a593Smuzhiyun * 0xFFFFF2xx -- Phase Locked Loop (PLL) & Power Control 59*4882a593Smuzhiyun * 60*4882a593Smuzhiyun **********/ 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* 63*4882a593Smuzhiyun * Group Base Address Registers 64*4882a593Smuzhiyun */ 65*4882a593Smuzhiyun #define GRPBASEA_ADDR 0xfffff100 66*4882a593Smuzhiyun #define GRPBASEB_ADDR 0xfffff102 67*4882a593Smuzhiyun #define GRPBASEC_ADDR 0xfffff104 68*4882a593Smuzhiyun #define GRPBASED_ADDR 0xfffff106 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define GRPBASEA WORD_REF(GRPBASEA_ADDR) 71*4882a593Smuzhiyun #define GRPBASEB WORD_REF(GRPBASEB_ADDR) 72*4882a593Smuzhiyun #define GRPBASEC WORD_REF(GRPBASEC_ADDR) 73*4882a593Smuzhiyun #define GRPBASED WORD_REF(GRPBASED_ADDR) 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define GRPBASE_V 0x0001 /* Valid */ 76*4882a593Smuzhiyun #define GRPBASE_GBA_MASK 0xfff0 /* Group Base Address (bits 31-20) */ 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* 79*4882a593Smuzhiyun * Group Base Address Mask Registers 80*4882a593Smuzhiyun */ 81*4882a593Smuzhiyun #define GRPMASKA_ADDR 0xfffff108 82*4882a593Smuzhiyun #define GRPMASKB_ADDR 0xfffff10a 83*4882a593Smuzhiyun #define GRPMASKC_ADDR 0xfffff10c 84*4882a593Smuzhiyun #define GRPMASKD_ADDR 0xfffff10e 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun #define GRPMASKA WORD_REF(GRPMASKA_ADDR) 87*4882a593Smuzhiyun #define GRPMASKB WORD_REF(GRPMASKB_ADDR) 88*4882a593Smuzhiyun #define GRPMASKC WORD_REF(GRPMASKC_ADDR) 89*4882a593Smuzhiyun #define GRPMASKD WORD_REF(GRPMASKD_ADDR) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define GRMMASK_GMA_MASK 0xfffff0 /* Group Base Mask (bits 31-20) */ 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun /* 94*4882a593Smuzhiyun * Chip-Select Option Registers (group A) 95*4882a593Smuzhiyun */ 96*4882a593Smuzhiyun #define CSA0_ADDR 0xfffff110 97*4882a593Smuzhiyun #define CSA1_ADDR 0xfffff114 98*4882a593Smuzhiyun #define CSA2_ADDR 0xfffff118 99*4882a593Smuzhiyun #define CSA3_ADDR 0xfffff11c 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define CSA0 LONG_REF(CSA0_ADDR) 102*4882a593Smuzhiyun #define CSA1 LONG_REF(CSA1_ADDR) 103*4882a593Smuzhiyun #define CSA2 LONG_REF(CSA2_ADDR) 104*4882a593Smuzhiyun #define CSA3 LONG_REF(CSA3_ADDR) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define CSA_WAIT_MASK 0x00000007 /* Wait State Selection */ 107*4882a593Smuzhiyun #define CSA_WAIT_SHIFT 0 108*4882a593Smuzhiyun #define CSA_RO 0x00000008 /* Read-Only */ 109*4882a593Smuzhiyun #define CSA_AM_MASK 0x0000ff00 /* Address Mask (bits 23-16) */ 110*4882a593Smuzhiyun #define CSA_AM_SHIFT 8 111*4882a593Smuzhiyun #define CSA_BUSW 0x00010000 /* Bus Width Select */ 112*4882a593Smuzhiyun #define CSA_AC_MASK 0xff000000 /* Address Compare (bits 23-16) */ 113*4882a593Smuzhiyun #define CSA_AC_SHIFT 24 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* 116*4882a593Smuzhiyun * Chip-Select Option Registers (group B) 117*4882a593Smuzhiyun */ 118*4882a593Smuzhiyun #define CSB0_ADDR 0xfffff120 119*4882a593Smuzhiyun #define CSB1_ADDR 0xfffff124 120*4882a593Smuzhiyun #define CSB2_ADDR 0xfffff128 121*4882a593Smuzhiyun #define CSB3_ADDR 0xfffff12c 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define CSB0 LONG_REF(CSB0_ADDR) 124*4882a593Smuzhiyun #define CSB1 LONG_REF(CSB1_ADDR) 125*4882a593Smuzhiyun #define CSB2 LONG_REF(CSB2_ADDR) 126*4882a593Smuzhiyun #define CSB3 LONG_REF(CSB3_ADDR) 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define CSB_WAIT_MASK 0x00000007 /* Wait State Selection */ 129*4882a593Smuzhiyun #define CSB_WAIT_SHIFT 0 130*4882a593Smuzhiyun #define CSB_RO 0x00000008 /* Read-Only */ 131*4882a593Smuzhiyun #define CSB_AM_MASK 0x0000ff00 /* Address Mask (bits 23-16) */ 132*4882a593Smuzhiyun #define CSB_AM_SHIFT 8 133*4882a593Smuzhiyun #define CSB_BUSW 0x00010000 /* Bus Width Select */ 134*4882a593Smuzhiyun #define CSB_AC_MASK 0xff000000 /* Address Compare (bits 23-16) */ 135*4882a593Smuzhiyun #define CSB_AC_SHIFT 24 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* 138*4882a593Smuzhiyun * Chip-Select Option Registers (group C) 139*4882a593Smuzhiyun */ 140*4882a593Smuzhiyun #define CSC0_ADDR 0xfffff130 141*4882a593Smuzhiyun #define CSC1_ADDR 0xfffff134 142*4882a593Smuzhiyun #define CSC2_ADDR 0xfffff138 143*4882a593Smuzhiyun #define CSC3_ADDR 0xfffff13c 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun #define CSC0 LONG_REF(CSC0_ADDR) 146*4882a593Smuzhiyun #define CSC1 LONG_REF(CSC1_ADDR) 147*4882a593Smuzhiyun #define CSC2 LONG_REF(CSC2_ADDR) 148*4882a593Smuzhiyun #define CSC3 LONG_REF(CSC3_ADDR) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define CSC_WAIT_MASK 0x00000007 /* Wait State Selection */ 151*4882a593Smuzhiyun #define CSC_WAIT_SHIFT 0 152*4882a593Smuzhiyun #define CSC_RO 0x00000008 /* Read-Only */ 153*4882a593Smuzhiyun #define CSC_AM_MASK 0x0000fff0 /* Address Mask (bits 23-12) */ 154*4882a593Smuzhiyun #define CSC_AM_SHIFT 4 155*4882a593Smuzhiyun #define CSC_BUSW 0x00010000 /* Bus Width Select */ 156*4882a593Smuzhiyun #define CSC_AC_MASK 0xfff00000 /* Address Compare (bits 23-12) */ 157*4882a593Smuzhiyun #define CSC_AC_SHIFT 20 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun /* 160*4882a593Smuzhiyun * Chip-Select Option Registers (group D) 161*4882a593Smuzhiyun */ 162*4882a593Smuzhiyun #define CSD0_ADDR 0xfffff140 163*4882a593Smuzhiyun #define CSD1_ADDR 0xfffff144 164*4882a593Smuzhiyun #define CSD2_ADDR 0xfffff148 165*4882a593Smuzhiyun #define CSD3_ADDR 0xfffff14c 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define CSD0 LONG_REF(CSD0_ADDR) 168*4882a593Smuzhiyun #define CSD1 LONG_REF(CSD1_ADDR) 169*4882a593Smuzhiyun #define CSD2 LONG_REF(CSD2_ADDR) 170*4882a593Smuzhiyun #define CSD3 LONG_REF(CSD3_ADDR) 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define CSD_WAIT_MASK 0x00000007 /* Wait State Selection */ 173*4882a593Smuzhiyun #define CSD_WAIT_SHIFT 0 174*4882a593Smuzhiyun #define CSD_RO 0x00000008 /* Read-Only */ 175*4882a593Smuzhiyun #define CSD_AM_MASK 0x0000fff0 /* Address Mask (bits 23-12) */ 176*4882a593Smuzhiyun #define CSD_AM_SHIFT 4 177*4882a593Smuzhiyun #define CSD_BUSW 0x00010000 /* Bus Width Select */ 178*4882a593Smuzhiyun #define CSD_AC_MASK 0xfff00000 /* Address Compare (bits 23-12) */ 179*4882a593Smuzhiyun #define CSD_AC_SHIFT 20 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun /********** 182*4882a593Smuzhiyun * 183*4882a593Smuzhiyun * 0xFFFFF2xx -- Phase Locked Loop (PLL) & Power Control 184*4882a593Smuzhiyun * 185*4882a593Smuzhiyun **********/ 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* 188*4882a593Smuzhiyun * PLL Control Register 189*4882a593Smuzhiyun */ 190*4882a593Smuzhiyun #define PLLCR_ADDR 0xfffff200 191*4882a593Smuzhiyun #define PLLCR WORD_REF(PLLCR_ADDR) 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define PLLCR_DISPLL 0x0008 /* Disable PLL */ 194*4882a593Smuzhiyun #define PLLCR_CLKEN 0x0010 /* Clock (CLKO pin) enable */ 195*4882a593Smuzhiyun #define PLLCR_SYSCLK_SEL_MASK 0x0700 /* System Clock Selection */ 196*4882a593Smuzhiyun #define PLLCR_SYSCLK_SEL_SHIFT 8 197*4882a593Smuzhiyun #define PLLCR_PIXCLK_SEL_MASK 0x3800 /* LCD Clock Selection */ 198*4882a593Smuzhiyun #define PLLCR_PIXCLK_SEL_SHIFT 11 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 201*4882a593Smuzhiyun #define PLLCR_LCDCLK_SEL_MASK PLLCR_PIXCLK_SEL_MASK 202*4882a593Smuzhiyun #define PLLCR_LCDCLK_SEL_SHIFT PLLCR_PIXCLK_SEL_SHIFT 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun /* 205*4882a593Smuzhiyun * PLL Frequency Select Register 206*4882a593Smuzhiyun */ 207*4882a593Smuzhiyun #define PLLFSR_ADDR 0xfffff202 208*4882a593Smuzhiyun #define PLLFSR WORD_REF(PLLFSR_ADDR) 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun #define PLLFSR_PC_MASK 0x00ff /* P Count */ 211*4882a593Smuzhiyun #define PLLFSR_PC_SHIFT 0 212*4882a593Smuzhiyun #define PLLFSR_QC_MASK 0x0f00 /* Q Count */ 213*4882a593Smuzhiyun #define PLLFSR_QC_SHIFT 8 214*4882a593Smuzhiyun #define PLLFSR_PROT 0x4000 /* Protect P & Q */ 215*4882a593Smuzhiyun #define PLLFSR_CLK32 0x8000 /* Clock 32 (kHz) */ 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* 218*4882a593Smuzhiyun * Power Control Register 219*4882a593Smuzhiyun */ 220*4882a593Smuzhiyun #define PCTRL_ADDR 0xfffff207 221*4882a593Smuzhiyun #define PCTRL BYTE_REF(PCTRL_ADDR) 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define PCTRL_WIDTH_MASK 0x1f /* CPU Clock bursts width */ 224*4882a593Smuzhiyun #define PCTRL_WIDTH_SHIFT 0 225*4882a593Smuzhiyun #define PCTRL_STOP 0x40 /* Enter power-save mode immediately */ 226*4882a593Smuzhiyun #define PCTRL_PCEN 0x80 /* Power Control Enable */ 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /********** 229*4882a593Smuzhiyun * 230*4882a593Smuzhiyun * 0xFFFFF3xx -- Interrupt Controller 231*4882a593Smuzhiyun * 232*4882a593Smuzhiyun **********/ 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* 235*4882a593Smuzhiyun * Interrupt Vector Register 236*4882a593Smuzhiyun */ 237*4882a593Smuzhiyun #define IVR_ADDR 0xfffff300 238*4882a593Smuzhiyun #define IVR BYTE_REF(IVR_ADDR) 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define IVR_VECTOR_MASK 0xF8 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* 243*4882a593Smuzhiyun * Interrupt control Register 244*4882a593Smuzhiyun */ 245*4882a593Smuzhiyun #define ICR_ADRR 0xfffff302 246*4882a593Smuzhiyun #define ICR WORD_REF(ICR_ADDR) 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define ICR_ET6 0x0100 /* Edge Trigger Select for IRQ6 */ 249*4882a593Smuzhiyun #define ICR_ET3 0x0200 /* Edge Trigger Select for IRQ3 */ 250*4882a593Smuzhiyun #define ICR_ET2 0x0400 /* Edge Trigger Select for IRQ2 */ 251*4882a593Smuzhiyun #define ICR_ET1 0x0800 /* Edge Trigger Select for IRQ1 */ 252*4882a593Smuzhiyun #define ICR_POL6 0x1000 /* Polarity Control for IRQ6 */ 253*4882a593Smuzhiyun #define ICR_POL3 0x2000 /* Polarity Control for IRQ3 */ 254*4882a593Smuzhiyun #define ICR_POL2 0x4000 /* Polarity Control for IRQ2 */ 255*4882a593Smuzhiyun #define ICR_POL1 0x8000 /* Polarity Control for IRQ1 */ 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* 258*4882a593Smuzhiyun * Interrupt Mask Register 259*4882a593Smuzhiyun */ 260*4882a593Smuzhiyun #define IMR_ADDR 0xfffff304 261*4882a593Smuzhiyun #define IMR LONG_REF(IMR_ADDR) 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* 264*4882a593Smuzhiyun * Define the names for bit positions first. This is useful for 265*4882a593Smuzhiyun * request_irq 266*4882a593Smuzhiyun */ 267*4882a593Smuzhiyun #define SPIM_IRQ_NUM 0 /* SPI Master interrupt */ 268*4882a593Smuzhiyun #define TMR2_IRQ_NUM 1 /* Timer 2 interrupt */ 269*4882a593Smuzhiyun #define UART_IRQ_NUM 2 /* UART interrupt */ 270*4882a593Smuzhiyun #define WDT_IRQ_NUM 3 /* Watchdog Timer interrupt */ 271*4882a593Smuzhiyun #define RTC_IRQ_NUM 4 /* RTC interrupt */ 272*4882a593Smuzhiyun #define KB_IRQ_NUM 6 /* Keyboard Interrupt */ 273*4882a593Smuzhiyun #define PWM_IRQ_NUM 7 /* Pulse-Width Modulator int. */ 274*4882a593Smuzhiyun #define INT0_IRQ_NUM 8 /* External INT0 */ 275*4882a593Smuzhiyun #define INT1_IRQ_NUM 9 /* External INT1 */ 276*4882a593Smuzhiyun #define INT2_IRQ_NUM 10 /* External INT2 */ 277*4882a593Smuzhiyun #define INT3_IRQ_NUM 11 /* External INT3 */ 278*4882a593Smuzhiyun #define INT4_IRQ_NUM 12 /* External INT4 */ 279*4882a593Smuzhiyun #define INT5_IRQ_NUM 13 /* External INT5 */ 280*4882a593Smuzhiyun #define INT6_IRQ_NUM 14 /* External INT6 */ 281*4882a593Smuzhiyun #define INT7_IRQ_NUM 15 /* External INT7 */ 282*4882a593Smuzhiyun #define IRQ1_IRQ_NUM 16 /* IRQ1 */ 283*4882a593Smuzhiyun #define IRQ2_IRQ_NUM 17 /* IRQ2 */ 284*4882a593Smuzhiyun #define IRQ3_IRQ_NUM 18 /* IRQ3 */ 285*4882a593Smuzhiyun #define IRQ6_IRQ_NUM 19 /* IRQ6 */ 286*4882a593Smuzhiyun #define PEN_IRQ_NUM 20 /* Pen Interrupt */ 287*4882a593Smuzhiyun #define SPIS_IRQ_NUM 21 /* SPI Slave Interrupt */ 288*4882a593Smuzhiyun #define TMR1_IRQ_NUM 22 /* Timer 1 interrupt */ 289*4882a593Smuzhiyun #define IRQ7_IRQ_NUM 23 /* IRQ7 */ 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun /* '328-compatible definitions */ 292*4882a593Smuzhiyun #define SPI_IRQ_NUM SPIM_IRQ_NUM 293*4882a593Smuzhiyun #define TMR_IRQ_NUM TMR1_IRQ_NUM 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun /* 296*4882a593Smuzhiyun * Here go the bitmasks themselves 297*4882a593Smuzhiyun */ 298*4882a593Smuzhiyun #define IMR_MSPIM (1 << SPIM_IRQ_NUM) /* Mask SPI Master interrupt */ 299*4882a593Smuzhiyun #define IMR_MTMR2 (1 << TMR2_IRQ_NUM) /* Mask Timer 2 interrupt */ 300*4882a593Smuzhiyun #define IMR_MUART (1 << UART_IRQ_NUM) /* Mask UART interrupt */ 301*4882a593Smuzhiyun #define IMR_MWDT (1 << WDT_IRQ_NUM) /* Mask Watchdog Timer interrupt */ 302*4882a593Smuzhiyun #define IMR_MRTC (1 << RTC_IRQ_NUM) /* Mask RTC interrupt */ 303*4882a593Smuzhiyun #define IMR_MKB (1 << KB_IRQ_NUM) /* Mask Keyboard Interrupt */ 304*4882a593Smuzhiyun #define IMR_MPWM (1 << PWM_IRQ_NUM) /* Mask Pulse-Width Modulator int. */ 305*4882a593Smuzhiyun #define IMR_MINT0 (1 << INT0_IRQ_NUM) /* Mask External INT0 */ 306*4882a593Smuzhiyun #define IMR_MINT1 (1 << INT1_IRQ_NUM) /* Mask External INT1 */ 307*4882a593Smuzhiyun #define IMR_MINT2 (1 << INT2_IRQ_NUM) /* Mask External INT2 */ 308*4882a593Smuzhiyun #define IMR_MINT3 (1 << INT3_IRQ_NUM) /* Mask External INT3 */ 309*4882a593Smuzhiyun #define IMR_MINT4 (1 << INT4_IRQ_NUM) /* Mask External INT4 */ 310*4882a593Smuzhiyun #define IMR_MINT5 (1 << INT5_IRQ_NUM) /* Mask External INT5 */ 311*4882a593Smuzhiyun #define IMR_MINT6 (1 << INT6_IRQ_NUM) /* Mask External INT6 */ 312*4882a593Smuzhiyun #define IMR_MINT7 (1 << INT7_IRQ_NUM) /* Mask External INT7 */ 313*4882a593Smuzhiyun #define IMR_MIRQ1 (1 << IRQ1_IRQ_NUM) /* Mask IRQ1 */ 314*4882a593Smuzhiyun #define IMR_MIRQ2 (1 << IRQ2_IRQ_NUM) /* Mask IRQ2 */ 315*4882a593Smuzhiyun #define IMR_MIRQ3 (1 << IRQ3_IRQ_NUM) /* Mask IRQ3 */ 316*4882a593Smuzhiyun #define IMR_MIRQ6 (1 << IRQ6_IRQ_NUM) /* Mask IRQ6 */ 317*4882a593Smuzhiyun #define IMR_MPEN (1 << PEN_IRQ_NUM) /* Mask Pen Interrupt */ 318*4882a593Smuzhiyun #define IMR_MSPIS (1 << SPIS_IRQ_NUM) /* Mask SPI Slave Interrupt */ 319*4882a593Smuzhiyun #define IMR_MTMR1 (1 << TMR1_IRQ_NUM) /* Mask Timer 1 interrupt */ 320*4882a593Smuzhiyun #define IMR_MIRQ7 (1 << IRQ7_IRQ_NUM) /* Mask IRQ7 */ 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 323*4882a593Smuzhiyun #define IMR_MSPI IMR_MSPIM 324*4882a593Smuzhiyun #define IMR_MTMR IMR_MTMR1 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun /* 327*4882a593Smuzhiyun * Interrupt Wake-Up Enable Register 328*4882a593Smuzhiyun */ 329*4882a593Smuzhiyun #define IWR_ADDR 0xfffff308 330*4882a593Smuzhiyun #define IWR LONG_REF(IWR_ADDR) 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun #define IWR_SPIM (1 << SPIM_IRQ_NUM) /* SPI Master interrupt */ 333*4882a593Smuzhiyun #define IWR_TMR2 (1 << TMR2_IRQ_NUM) /* Timer 2 interrupt */ 334*4882a593Smuzhiyun #define IWR_UART (1 << UART_IRQ_NUM) /* UART interrupt */ 335*4882a593Smuzhiyun #define IWR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */ 336*4882a593Smuzhiyun #define IWR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */ 337*4882a593Smuzhiyun #define IWR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */ 338*4882a593Smuzhiyun #define IWR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator int. */ 339*4882a593Smuzhiyun #define IWR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */ 340*4882a593Smuzhiyun #define IWR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */ 341*4882a593Smuzhiyun #define IWR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */ 342*4882a593Smuzhiyun #define IWR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */ 343*4882a593Smuzhiyun #define IWR_INT4 (1 << INT4_IRQ_NUM) /* External INT4 */ 344*4882a593Smuzhiyun #define IWR_INT5 (1 << INT5_IRQ_NUM) /* External INT5 */ 345*4882a593Smuzhiyun #define IWR_INT6 (1 << INT6_IRQ_NUM) /* External INT6 */ 346*4882a593Smuzhiyun #define IWR_INT7 (1 << INT7_IRQ_NUM) /* External INT7 */ 347*4882a593Smuzhiyun #define IWR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */ 348*4882a593Smuzhiyun #define IWR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */ 349*4882a593Smuzhiyun #define IWR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */ 350*4882a593Smuzhiyun #define IWR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */ 351*4882a593Smuzhiyun #define IWR_PEN (1 << PEN_IRQ_NUM) /* Pen Interrupt */ 352*4882a593Smuzhiyun #define IWR_SPIS (1 << SPIS_IRQ_NUM) /* SPI Slave Interrupt */ 353*4882a593Smuzhiyun #define IWR_TMR1 (1 << TMR1_IRQ_NUM) /* Timer 1 interrupt */ 354*4882a593Smuzhiyun #define IWR_IRQ7 (1 << IRQ7_IRQ_NUM) /* IRQ7 */ 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun /* 357*4882a593Smuzhiyun * Interrupt Status Register 358*4882a593Smuzhiyun */ 359*4882a593Smuzhiyun #define ISR_ADDR 0xfffff30c 360*4882a593Smuzhiyun #define ISR LONG_REF(ISR_ADDR) 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun #define ISR_SPIM (1 << SPIM_IRQ_NUM) /* SPI Master interrupt */ 363*4882a593Smuzhiyun #define ISR_TMR2 (1 << TMR2_IRQ_NUM) /* Timer 2 interrupt */ 364*4882a593Smuzhiyun #define ISR_UART (1 << UART_IRQ_NUM) /* UART interrupt */ 365*4882a593Smuzhiyun #define ISR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */ 366*4882a593Smuzhiyun #define ISR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */ 367*4882a593Smuzhiyun #define ISR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */ 368*4882a593Smuzhiyun #define ISR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator int. */ 369*4882a593Smuzhiyun #define ISR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */ 370*4882a593Smuzhiyun #define ISR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */ 371*4882a593Smuzhiyun #define ISR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */ 372*4882a593Smuzhiyun #define ISR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */ 373*4882a593Smuzhiyun #define ISR_INT4 (1 << INT4_IRQ_NUM) /* External INT4 */ 374*4882a593Smuzhiyun #define ISR_INT5 (1 << INT5_IRQ_NUM) /* External INT5 */ 375*4882a593Smuzhiyun #define ISR_INT6 (1 << INT6_IRQ_NUM) /* External INT6 */ 376*4882a593Smuzhiyun #define ISR_INT7 (1 << INT7_IRQ_NUM) /* External INT7 */ 377*4882a593Smuzhiyun #define ISR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */ 378*4882a593Smuzhiyun #define ISR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */ 379*4882a593Smuzhiyun #define ISR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */ 380*4882a593Smuzhiyun #define ISR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */ 381*4882a593Smuzhiyun #define ISR_PEN (1 << PEN_IRQ_NUM) /* Pen Interrupt */ 382*4882a593Smuzhiyun #define ISR_SPIS (1 << SPIS_IRQ_NUM) /* SPI Slave Interrupt */ 383*4882a593Smuzhiyun #define ISR_TMR1 (1 << TMR1_IRQ_NUM) /* Timer 1 interrupt */ 384*4882a593Smuzhiyun #define ISR_IRQ7 (1 << IRQ7_IRQ_NUM) /* IRQ7 */ 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 387*4882a593Smuzhiyun #define ISR_SPI ISR_SPIM 388*4882a593Smuzhiyun #define ISR_TMR ISR_TMR1 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun /* 391*4882a593Smuzhiyun * Interrupt Pending Register 392*4882a593Smuzhiyun */ 393*4882a593Smuzhiyun #define IPR_ADDR 0xfffff310 394*4882a593Smuzhiyun #define IPR LONG_REF(IPR_ADDR) 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun #define IPR_SPIM (1 << SPIM_IRQ_NUM) /* SPI Master interrupt */ 397*4882a593Smuzhiyun #define IPR_TMR2 (1 << TMR2_IRQ_NUM) /* Timer 2 interrupt */ 398*4882a593Smuzhiyun #define IPR_UART (1 << UART_IRQ_NUM) /* UART interrupt */ 399*4882a593Smuzhiyun #define IPR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */ 400*4882a593Smuzhiyun #define IPR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */ 401*4882a593Smuzhiyun #define IPR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */ 402*4882a593Smuzhiyun #define IPR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator int. */ 403*4882a593Smuzhiyun #define IPR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */ 404*4882a593Smuzhiyun #define IPR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */ 405*4882a593Smuzhiyun #define IPR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */ 406*4882a593Smuzhiyun #define IPR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */ 407*4882a593Smuzhiyun #define IPR_INT4 (1 << INT4_IRQ_NUM) /* External INT4 */ 408*4882a593Smuzhiyun #define IPR_INT5 (1 << INT5_IRQ_NUM) /* External INT5 */ 409*4882a593Smuzhiyun #define IPR_INT6 (1 << INT6_IRQ_NUM) /* External INT6 */ 410*4882a593Smuzhiyun #define IPR_INT7 (1 << INT7_IRQ_NUM) /* External INT7 */ 411*4882a593Smuzhiyun #define IPR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */ 412*4882a593Smuzhiyun #define IPR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */ 413*4882a593Smuzhiyun #define IPR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */ 414*4882a593Smuzhiyun #define IPR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */ 415*4882a593Smuzhiyun #define IPR_PEN (1 << PEN_IRQ_NUM) /* Pen Interrupt */ 416*4882a593Smuzhiyun #define IPR_SPIS (1 << SPIS_IRQ_NUM) /* SPI Slave Interrupt */ 417*4882a593Smuzhiyun #define IPR_TMR1 (1 << TMR1_IRQ_NUM) /* Timer 1 interrupt */ 418*4882a593Smuzhiyun #define IPR_IRQ7 (1 << IRQ7_IRQ_NUM) /* IRQ7 */ 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 421*4882a593Smuzhiyun #define IPR_SPI IPR_SPIM 422*4882a593Smuzhiyun #define IPR_TMR IPR_TMR1 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun /********** 425*4882a593Smuzhiyun * 426*4882a593Smuzhiyun * 0xFFFFF4xx -- Parallel Ports 427*4882a593Smuzhiyun * 428*4882a593Smuzhiyun **********/ 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun /* 431*4882a593Smuzhiyun * Port A 432*4882a593Smuzhiyun */ 433*4882a593Smuzhiyun #define PADIR_ADDR 0xfffff400 /* Port A direction reg */ 434*4882a593Smuzhiyun #define PADATA_ADDR 0xfffff401 /* Port A data register */ 435*4882a593Smuzhiyun #define PASEL_ADDR 0xfffff403 /* Port A Select register */ 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun #define PADIR BYTE_REF(PADIR_ADDR) 438*4882a593Smuzhiyun #define PADATA BYTE_REF(PADATA_ADDR) 439*4882a593Smuzhiyun #define PASEL BYTE_REF(PASEL_ADDR) 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun #define PA(x) (1 << (x)) 442*4882a593Smuzhiyun #define PA_A(x) PA((x) - 16) /* This is specific to PA only! */ 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define PA_A16 PA(0) /* Use A16 as PA(0) */ 445*4882a593Smuzhiyun #define PA_A17 PA(1) /* Use A17 as PA(1) */ 446*4882a593Smuzhiyun #define PA_A18 PA(2) /* Use A18 as PA(2) */ 447*4882a593Smuzhiyun #define PA_A19 PA(3) /* Use A19 as PA(3) */ 448*4882a593Smuzhiyun #define PA_A20 PA(4) /* Use A20 as PA(4) */ 449*4882a593Smuzhiyun #define PA_A21 PA(5) /* Use A21 as PA(5) */ 450*4882a593Smuzhiyun #define PA_A22 PA(6) /* Use A22 as PA(6) */ 451*4882a593Smuzhiyun #define PA_A23 PA(7) /* Use A23 as PA(7) */ 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun /* 454*4882a593Smuzhiyun * Port B 455*4882a593Smuzhiyun */ 456*4882a593Smuzhiyun #define PBDIR_ADDR 0xfffff408 /* Port B direction reg */ 457*4882a593Smuzhiyun #define PBDATA_ADDR 0xfffff409 /* Port B data register */ 458*4882a593Smuzhiyun #define PBSEL_ADDR 0xfffff40b /* Port B Select Register */ 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun #define PBDIR BYTE_REF(PBDIR_ADDR) 461*4882a593Smuzhiyun #define PBDATA BYTE_REF(PBDATA_ADDR) 462*4882a593Smuzhiyun #define PBSEL BYTE_REF(PBSEL_ADDR) 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #define PB(x) (1 << (x)) 465*4882a593Smuzhiyun #define PB_D(x) PB(x) /* This is specific to port B only */ 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #define PB_D0 PB(0) /* Use D0 as PB(0) */ 468*4882a593Smuzhiyun #define PB_D1 PB(1) /* Use D1 as PB(1) */ 469*4882a593Smuzhiyun #define PB_D2 PB(2) /* Use D2 as PB(2) */ 470*4882a593Smuzhiyun #define PB_D3 PB(3) /* Use D3 as PB(3) */ 471*4882a593Smuzhiyun #define PB_D4 PB(4) /* Use D4 as PB(4) */ 472*4882a593Smuzhiyun #define PB_D5 PB(5) /* Use D5 as PB(5) */ 473*4882a593Smuzhiyun #define PB_D6 PB(6) /* Use D6 as PB(6) */ 474*4882a593Smuzhiyun #define PB_D7 PB(7) /* Use D7 as PB(7) */ 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun /* 477*4882a593Smuzhiyun * Port C 478*4882a593Smuzhiyun */ 479*4882a593Smuzhiyun #define PCDIR_ADDR 0xfffff410 /* Port C direction reg */ 480*4882a593Smuzhiyun #define PCDATA_ADDR 0xfffff411 /* Port C data register */ 481*4882a593Smuzhiyun #define PCSEL_ADDR 0xfffff413 /* Port C Select Register */ 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun #define PCDIR BYTE_REF(PCDIR_ADDR) 484*4882a593Smuzhiyun #define PCDATA BYTE_REF(PCDATA_ADDR) 485*4882a593Smuzhiyun #define PCSEL BYTE_REF(PCSEL_ADDR) 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun #define PC(x) (1 << (x)) 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun #define PC_WE PC(6) /* Use WE as PC(6) */ 490*4882a593Smuzhiyun #define PC_DTACK PC(5) /* Use DTACK as PC(5) */ 491*4882a593Smuzhiyun #define PC_IRQ7 PC(4) /* Use IRQ7 as PC(4) */ 492*4882a593Smuzhiyun #define PC_LDS PC(2) /* Use LDS as PC(2) */ 493*4882a593Smuzhiyun #define PC_UDS PC(1) /* Use UDS as PC(1) */ 494*4882a593Smuzhiyun #define PC_MOCLK PC(0) /* Use MOCLK as PC(0) */ 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun /* 497*4882a593Smuzhiyun * Port D 498*4882a593Smuzhiyun */ 499*4882a593Smuzhiyun #define PDDIR_ADDR 0xfffff418 /* Port D direction reg */ 500*4882a593Smuzhiyun #define PDDATA_ADDR 0xfffff419 /* Port D data register */ 501*4882a593Smuzhiyun #define PDPUEN_ADDR 0xfffff41a /* Port D Pull-Up enable reg */ 502*4882a593Smuzhiyun #define PDPOL_ADDR 0xfffff41c /* Port D Polarity Register */ 503*4882a593Smuzhiyun #define PDIRQEN_ADDR 0xfffff41d /* Port D IRQ enable register */ 504*4882a593Smuzhiyun #define PDIQEG_ADDR 0xfffff41f /* Port D IRQ Edge Register */ 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun #define PDDIR BYTE_REF(PDDIR_ADDR) 507*4882a593Smuzhiyun #define PDDATA BYTE_REF(PDDATA_ADDR) 508*4882a593Smuzhiyun #define PDPUEN BYTE_REF(PDPUEN_ADDR) 509*4882a593Smuzhiyun #define PDPOL BYTE_REF(PDPOL_ADDR) 510*4882a593Smuzhiyun #define PDIRQEN BYTE_REF(PDIRQEN_ADDR) 511*4882a593Smuzhiyun #define PDIQEG BYTE_REF(PDIQEG_ADDR) 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun #define PD(x) (1 << (x)) 514*4882a593Smuzhiyun #define PD_KB(x) PD(x) /* This is specific for Port D only */ 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun #define PD_KB0 PD(0) /* Use KB0 as PD(0) */ 517*4882a593Smuzhiyun #define PD_KB1 PD(1) /* Use KB1 as PD(1) */ 518*4882a593Smuzhiyun #define PD_KB2 PD(2) /* Use KB2 as PD(2) */ 519*4882a593Smuzhiyun #define PD_KB3 PD(3) /* Use KB3 as PD(3) */ 520*4882a593Smuzhiyun #define PD_KB4 PD(4) /* Use KB4 as PD(4) */ 521*4882a593Smuzhiyun #define PD_KB5 PD(5) /* Use KB5 as PD(5) */ 522*4882a593Smuzhiyun #define PD_KB6 PD(6) /* Use KB6 as PD(6) */ 523*4882a593Smuzhiyun #define PD_KB7 PD(7) /* Use KB7 as PD(7) */ 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun /* 526*4882a593Smuzhiyun * Port E 527*4882a593Smuzhiyun */ 528*4882a593Smuzhiyun #define PEDIR_ADDR 0xfffff420 /* Port E direction reg */ 529*4882a593Smuzhiyun #define PEDATA_ADDR 0xfffff421 /* Port E data register */ 530*4882a593Smuzhiyun #define PEPUEN_ADDR 0xfffff422 /* Port E Pull-Up enable reg */ 531*4882a593Smuzhiyun #define PESEL_ADDR 0xfffff423 /* Port E Select Register */ 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun #define PEDIR BYTE_REF(PEDIR_ADDR) 534*4882a593Smuzhiyun #define PEDATA BYTE_REF(PEDATA_ADDR) 535*4882a593Smuzhiyun #define PEPUEN BYTE_REF(PEPUEN_ADDR) 536*4882a593Smuzhiyun #define PESEL BYTE_REF(PESEL_ADDR) 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun #define PE(x) (1 << (x)) 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun #define PE_CSA1 PE(1) /* Use CSA1 as PE(1) */ 541*4882a593Smuzhiyun #define PE_CSA2 PE(2) /* Use CSA2 as PE(2) */ 542*4882a593Smuzhiyun #define PE_CSA3 PE(3) /* Use CSA3 as PE(3) */ 543*4882a593Smuzhiyun #define PE_CSB0 PE(4) /* Use CSB0 as PE(4) */ 544*4882a593Smuzhiyun #define PE_CSB1 PE(5) /* Use CSB1 as PE(5) */ 545*4882a593Smuzhiyun #define PE_CSB2 PE(6) /* Use CSB2 as PE(6) */ 546*4882a593Smuzhiyun #define PE_CSB3 PE(7) /* Use CSB3 as PE(7) */ 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun /* 549*4882a593Smuzhiyun * Port F 550*4882a593Smuzhiyun */ 551*4882a593Smuzhiyun #define PFDIR_ADDR 0xfffff428 /* Port F direction reg */ 552*4882a593Smuzhiyun #define PFDATA_ADDR 0xfffff429 /* Port F data register */ 553*4882a593Smuzhiyun #define PFPUEN_ADDR 0xfffff42a /* Port F Pull-Up enable reg */ 554*4882a593Smuzhiyun #define PFSEL_ADDR 0xfffff42b /* Port F Select Register */ 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun #define PFDIR BYTE_REF(PFDIR_ADDR) 557*4882a593Smuzhiyun #define PFDATA BYTE_REF(PFDATA_ADDR) 558*4882a593Smuzhiyun #define PFPUEN BYTE_REF(PFPUEN_ADDR) 559*4882a593Smuzhiyun #define PFSEL BYTE_REF(PFSEL_ADDR) 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun #define PF(x) (1 << (x)) 562*4882a593Smuzhiyun #define PF_A(x) PF((x) - 24) /* This is Port F specific only */ 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun #define PF_A24 PF(0) /* Use A24 as PF(0) */ 565*4882a593Smuzhiyun #define PF_A25 PF(1) /* Use A25 as PF(1) */ 566*4882a593Smuzhiyun #define PF_A26 PF(2) /* Use A26 as PF(2) */ 567*4882a593Smuzhiyun #define PF_A27 PF(3) /* Use A27 as PF(3) */ 568*4882a593Smuzhiyun #define PF_A28 PF(4) /* Use A28 as PF(4) */ 569*4882a593Smuzhiyun #define PF_A29 PF(5) /* Use A29 as PF(5) */ 570*4882a593Smuzhiyun #define PF_A30 PF(6) /* Use A30 as PF(6) */ 571*4882a593Smuzhiyun #define PF_A31 PF(7) /* Use A31 as PF(7) */ 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun /* 574*4882a593Smuzhiyun * Port G 575*4882a593Smuzhiyun */ 576*4882a593Smuzhiyun #define PGDIR_ADDR 0xfffff430 /* Port G direction reg */ 577*4882a593Smuzhiyun #define PGDATA_ADDR 0xfffff431 /* Port G data register */ 578*4882a593Smuzhiyun #define PGPUEN_ADDR 0xfffff432 /* Port G Pull-Up enable reg */ 579*4882a593Smuzhiyun #define PGSEL_ADDR 0xfffff433 /* Port G Select Register */ 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun #define PGDIR BYTE_REF(PGDIR_ADDR) 582*4882a593Smuzhiyun #define PGDATA BYTE_REF(PGDATA_ADDR) 583*4882a593Smuzhiyun #define PGPUEN BYTE_REF(PGPUEN_ADDR) 584*4882a593Smuzhiyun #define PGSEL BYTE_REF(PGSEL_ADDR) 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun #define PG(x) (1 << (x)) 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun #define PG_UART_TXD PG(0) /* Use UART_TXD as PG(0) */ 589*4882a593Smuzhiyun #define PG_UART_RXD PG(1) /* Use UART_RXD as PG(1) */ 590*4882a593Smuzhiyun #define PG_PWMOUT PG(2) /* Use PWMOUT as PG(2) */ 591*4882a593Smuzhiyun #define PG_TOUT2 PG(3) /* Use TOUT2 as PG(3) */ 592*4882a593Smuzhiyun #define PG_TIN2 PG(4) /* Use TIN2 as PG(4) */ 593*4882a593Smuzhiyun #define PG_TOUT1 PG(5) /* Use TOUT1 as PG(5) */ 594*4882a593Smuzhiyun #define PG_TIN1 PG(6) /* Use TIN1 as PG(6) */ 595*4882a593Smuzhiyun #define PG_RTCOUT PG(7) /* Use RTCOUT as PG(7) */ 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun /* 598*4882a593Smuzhiyun * Port J 599*4882a593Smuzhiyun */ 600*4882a593Smuzhiyun #define PJDIR_ADDR 0xfffff438 /* Port J direction reg */ 601*4882a593Smuzhiyun #define PJDATA_ADDR 0xfffff439 /* Port J data register */ 602*4882a593Smuzhiyun #define PJSEL_ADDR 0xfffff43b /* Port J Select Register */ 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun #define PJDIR BYTE_REF(PJDIR_ADDR) 605*4882a593Smuzhiyun #define PJDATA BYTE_REF(PJDATA_ADDR) 606*4882a593Smuzhiyun #define PJSEL BYTE_REF(PJSEL_ADDR) 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun #define PJ(x) (1 << (x)) 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun #define PJ_CSD3 PJ(7) /* Use CSD3 as PJ(7) */ 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun /* 613*4882a593Smuzhiyun * Port K 614*4882a593Smuzhiyun */ 615*4882a593Smuzhiyun #define PKDIR_ADDR 0xfffff440 /* Port K direction reg */ 616*4882a593Smuzhiyun #define PKDATA_ADDR 0xfffff441 /* Port K data register */ 617*4882a593Smuzhiyun #define PKPUEN_ADDR 0xfffff442 /* Port K Pull-Up enable reg */ 618*4882a593Smuzhiyun #define PKSEL_ADDR 0xfffff443 /* Port K Select Register */ 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun #define PKDIR BYTE_REF(PKDIR_ADDR) 621*4882a593Smuzhiyun #define PKDATA BYTE_REF(PKDATA_ADDR) 622*4882a593Smuzhiyun #define PKPUEN BYTE_REF(PKPUEN_ADDR) 623*4882a593Smuzhiyun #define PKSEL BYTE_REF(PKSEL_ADDR) 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun #define PK(x) (1 << (x)) 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun /* 628*4882a593Smuzhiyun * Port M 629*4882a593Smuzhiyun */ 630*4882a593Smuzhiyun #define PMDIR_ADDR 0xfffff438 /* Port M direction reg */ 631*4882a593Smuzhiyun #define PMDATA_ADDR 0xfffff439 /* Port M data register */ 632*4882a593Smuzhiyun #define PMPUEN_ADDR 0xfffff43a /* Port M Pull-Up enable reg */ 633*4882a593Smuzhiyun #define PMSEL_ADDR 0xfffff43b /* Port M Select Register */ 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun #define PMDIR BYTE_REF(PMDIR_ADDR) 636*4882a593Smuzhiyun #define PMDATA BYTE_REF(PMDATA_ADDR) 637*4882a593Smuzhiyun #define PMPUEN BYTE_REF(PMPUEN_ADDR) 638*4882a593Smuzhiyun #define PMSEL BYTE_REF(PMSEL_ADDR) 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun #define PM(x) (1 << (x)) 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun /********** 643*4882a593Smuzhiyun * 644*4882a593Smuzhiyun * 0xFFFFF5xx -- Pulse-Width Modulator (PWM) 645*4882a593Smuzhiyun * 646*4882a593Smuzhiyun **********/ 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun /* 649*4882a593Smuzhiyun * PWM Control Register 650*4882a593Smuzhiyun */ 651*4882a593Smuzhiyun #define PWMC_ADDR 0xfffff500 652*4882a593Smuzhiyun #define PWMC WORD_REF(PWMC_ADDR) 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun #define PWMC_CLKSEL_MASK 0x0007 /* Clock Selection */ 655*4882a593Smuzhiyun #define PWMC_CLKSEL_SHIFT 0 656*4882a593Smuzhiyun #define PWMC_PWMEN 0x0010 /* Enable PWM */ 657*4882a593Smuzhiyun #define PMNC_POL 0x0020 /* PWM Output Bit Polarity */ 658*4882a593Smuzhiyun #define PWMC_PIN 0x0080 /* Current PWM output pin status */ 659*4882a593Smuzhiyun #define PWMC_LOAD 0x0100 /* Force a new period */ 660*4882a593Smuzhiyun #define PWMC_IRQEN 0x4000 /* Interrupt Request Enable */ 661*4882a593Smuzhiyun #define PWMC_CLKSRC 0x8000 /* Clock Source Select */ 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 664*4882a593Smuzhiyun #define PWMC_EN PWMC_PWMEN 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun /* 667*4882a593Smuzhiyun * PWM Period Register 668*4882a593Smuzhiyun */ 669*4882a593Smuzhiyun #define PWMP_ADDR 0xfffff502 670*4882a593Smuzhiyun #define PWMP WORD_REF(PWMP_ADDR) 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun /* 673*4882a593Smuzhiyun * PWM Width Register 674*4882a593Smuzhiyun */ 675*4882a593Smuzhiyun #define PWMW_ADDR 0xfffff504 676*4882a593Smuzhiyun #define PWMW WORD_REF(PWMW_ADDR) 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun /* 679*4882a593Smuzhiyun * PWM Counter Register 680*4882a593Smuzhiyun */ 681*4882a593Smuzhiyun #define PWMCNT_ADDR 0xfffff506 682*4882a593Smuzhiyun #define PWMCNT WORD_REF(PWMCNT_ADDR) 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun /********** 685*4882a593Smuzhiyun * 686*4882a593Smuzhiyun * 0xFFFFF6xx -- General-Purpose Timers 687*4882a593Smuzhiyun * 688*4882a593Smuzhiyun **********/ 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun /* 691*4882a593Smuzhiyun * Timer Unit 1 and 2 Control Registers 692*4882a593Smuzhiyun */ 693*4882a593Smuzhiyun #define TCTL1_ADDR 0xfffff600 694*4882a593Smuzhiyun #define TCTL1 WORD_REF(TCTL1_ADDR) 695*4882a593Smuzhiyun #define TCTL2_ADDR 0xfffff60c 696*4882a593Smuzhiyun #define TCTL2 WORD_REF(TCTL2_ADDR) 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun #define TCTL_TEN 0x0001 /* Timer Enable */ 699*4882a593Smuzhiyun #define TCTL_CLKSOURCE_MASK 0x000e /* Clock Source: */ 700*4882a593Smuzhiyun #define TCTL_CLKSOURCE_STOP 0x0000 /* Stop count (disabled) */ 701*4882a593Smuzhiyun #define TCTL_CLKSOURCE_SYSCLK 0x0002 /* SYSCLK to prescaler */ 702*4882a593Smuzhiyun #define TCTL_CLKSOURCE_SYSCLK_16 0x0004 /* SYSCLK/16 to prescaler */ 703*4882a593Smuzhiyun #define TCTL_CLKSOURCE_TIN 0x0006 /* TIN to prescaler */ 704*4882a593Smuzhiyun #define TCTL_CLKSOURCE_32KHZ 0x0008 /* 32kHz clock to prescaler */ 705*4882a593Smuzhiyun #define TCTL_IRQEN 0x0010 /* IRQ Enable */ 706*4882a593Smuzhiyun #define TCTL_OM 0x0020 /* Output Mode */ 707*4882a593Smuzhiyun #define TCTL_CAP_MASK 0x00c0 /* Capture Edge: */ 708*4882a593Smuzhiyun #define TCTL_CAP_RE 0x0040 /* Capture on rizing edge */ 709*4882a593Smuzhiyun #define TCTL_CAP_FE 0x0080 /* Capture on falling edge */ 710*4882a593Smuzhiyun #define TCTL_FRR 0x0010 /* Free-Run Mode */ 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 713*4882a593Smuzhiyun #define TCTL_ADDR TCTL1_ADDR 714*4882a593Smuzhiyun #define TCTL TCTL1 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun /* 717*4882a593Smuzhiyun * Timer Unit 1 and 2 Prescaler Registers 718*4882a593Smuzhiyun */ 719*4882a593Smuzhiyun #define TPRER1_ADDR 0xfffff602 720*4882a593Smuzhiyun #define TPRER1 WORD_REF(TPRER1_ADDR) 721*4882a593Smuzhiyun #define TPRER2_ADDR 0xfffff60e 722*4882a593Smuzhiyun #define TPRER2 WORD_REF(TPRER2_ADDR) 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 725*4882a593Smuzhiyun #define TPRER_ADDR TPRER1_ADDR 726*4882a593Smuzhiyun #define TPRER TPRER1 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun /* 729*4882a593Smuzhiyun * Timer Unit 1 and 2 Compare Registers 730*4882a593Smuzhiyun */ 731*4882a593Smuzhiyun #define TCMP1_ADDR 0xfffff604 732*4882a593Smuzhiyun #define TCMP1 WORD_REF(TCMP1_ADDR) 733*4882a593Smuzhiyun #define TCMP2_ADDR 0xfffff610 734*4882a593Smuzhiyun #define TCMP2 WORD_REF(TCMP2_ADDR) 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 737*4882a593Smuzhiyun #define TCMP_ADDR TCMP1_ADDR 738*4882a593Smuzhiyun #define TCMP TCMP1 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun /* 741*4882a593Smuzhiyun * Timer Unit 1 and 2 Capture Registers 742*4882a593Smuzhiyun */ 743*4882a593Smuzhiyun #define TCR1_ADDR 0xfffff606 744*4882a593Smuzhiyun #define TCR1 WORD_REF(TCR1_ADDR) 745*4882a593Smuzhiyun #define TCR2_ADDR 0xfffff612 746*4882a593Smuzhiyun #define TCR2 WORD_REF(TCR2_ADDR) 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 749*4882a593Smuzhiyun #define TCR_ADDR TCR1_ADDR 750*4882a593Smuzhiyun #define TCR TCR1 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun /* 753*4882a593Smuzhiyun * Timer Unit 1 and 2 Counter Registers 754*4882a593Smuzhiyun */ 755*4882a593Smuzhiyun #define TCN1_ADDR 0xfffff608 756*4882a593Smuzhiyun #define TCN1 WORD_REF(TCN1_ADDR) 757*4882a593Smuzhiyun #define TCN2_ADDR 0xfffff614 758*4882a593Smuzhiyun #define TCN2 WORD_REF(TCN2_ADDR) 759*4882a593Smuzhiyun 760*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 761*4882a593Smuzhiyun #define TCN_ADDR TCN1_ADDR 762*4882a593Smuzhiyun #define TCN TCN1 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun /* 765*4882a593Smuzhiyun * Timer Unit 1 and 2 Status Registers 766*4882a593Smuzhiyun */ 767*4882a593Smuzhiyun #define TSTAT1_ADDR 0xfffff60a 768*4882a593Smuzhiyun #define TSTAT1 WORD_REF(TSTAT1_ADDR) 769*4882a593Smuzhiyun #define TSTAT2_ADDR 0xfffff616 770*4882a593Smuzhiyun #define TSTAT2 WORD_REF(TSTAT2_ADDR) 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun #define TSTAT_COMP 0x0001 /* Compare Event occurred */ 773*4882a593Smuzhiyun #define TSTAT_CAPT 0x0001 /* Capture Event occurred */ 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 776*4882a593Smuzhiyun #define TSTAT_ADDR TSTAT1_ADDR 777*4882a593Smuzhiyun #define TSTAT TSTAT1 778*4882a593Smuzhiyun 779*4882a593Smuzhiyun /* 780*4882a593Smuzhiyun * Watchdog Compare Register 781*4882a593Smuzhiyun */ 782*4882a593Smuzhiyun #define WRR_ADDR 0xfffff61a 783*4882a593Smuzhiyun #define WRR WORD_REF(WRR_ADDR) 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun /* 786*4882a593Smuzhiyun * Watchdog Counter Register 787*4882a593Smuzhiyun */ 788*4882a593Smuzhiyun #define WCN_ADDR 0xfffff61c 789*4882a593Smuzhiyun #define WCN WORD_REF(WCN_ADDR) 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun /* 792*4882a593Smuzhiyun * Watchdog Control and Status Register 793*4882a593Smuzhiyun */ 794*4882a593Smuzhiyun #define WCSR_ADDR 0xfffff618 795*4882a593Smuzhiyun #define WCSR WORD_REF(WCSR_ADDR) 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun #define WCSR_WDEN 0x0001 /* Watchdog Enable */ 798*4882a593Smuzhiyun #define WCSR_FI 0x0002 /* Forced Interrupt (instead of SW reset)*/ 799*4882a593Smuzhiyun #define WCSR_WRST 0x0004 /* Watchdog Reset */ 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun /********** 802*4882a593Smuzhiyun * 803*4882a593Smuzhiyun * 0xFFFFF7xx -- Serial Peripheral Interface Slave (SPIS) 804*4882a593Smuzhiyun * 805*4882a593Smuzhiyun **********/ 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun /* 808*4882a593Smuzhiyun * SPI Slave Register 809*4882a593Smuzhiyun */ 810*4882a593Smuzhiyun #define SPISR_ADDR 0xfffff700 811*4882a593Smuzhiyun #define SPISR WORD_REF(SPISR_ADDR) 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun #define SPISR_DATA_ADDR 0xfffff701 814*4882a593Smuzhiyun #define SPISR_DATA BYTE_REF(SPISR_DATA_ADDR) 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun #define SPISR_DATA_MASK 0x00ff /* Shifted data from the external device */ 817*4882a593Smuzhiyun #define SPISR_DATA_SHIFT 0 818*4882a593Smuzhiyun #define SPISR_SPISEN 0x0100 /* SPIS module enable */ 819*4882a593Smuzhiyun #define SPISR_POL 0x0200 /* SPSCLK polarity control */ 820*4882a593Smuzhiyun #define SPISR_PHA 0x0400 /* Phase relationship between SPSCLK & SPSRxD */ 821*4882a593Smuzhiyun #define SPISR_OVWR 0x0800 /* Data buffer has been overwritten */ 822*4882a593Smuzhiyun #define SPISR_DATARDY 0x1000 /* Data ready */ 823*4882a593Smuzhiyun #define SPISR_ENPOL 0x2000 /* Enable Polarity */ 824*4882a593Smuzhiyun #define SPISR_IRQEN 0x4000 /* SPIS IRQ Enable */ 825*4882a593Smuzhiyun #define SPISR_SPISIRQ 0x8000 /* SPIS IRQ posted */ 826*4882a593Smuzhiyun 827*4882a593Smuzhiyun /********** 828*4882a593Smuzhiyun * 829*4882a593Smuzhiyun * 0xFFFFF8xx -- Serial Peripheral Interface Master (SPIM) 830*4882a593Smuzhiyun * 831*4882a593Smuzhiyun **********/ 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun /* 834*4882a593Smuzhiyun * SPIM Data Register 835*4882a593Smuzhiyun */ 836*4882a593Smuzhiyun #define SPIMDATA_ADDR 0xfffff800 837*4882a593Smuzhiyun #define SPIMDATA WORD_REF(SPIMDATA_ADDR) 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun /* 840*4882a593Smuzhiyun * SPIM Control/Status Register 841*4882a593Smuzhiyun */ 842*4882a593Smuzhiyun #define SPIMCONT_ADDR 0xfffff802 843*4882a593Smuzhiyun #define SPIMCONT WORD_REF(SPIMCONT_ADDR) 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun #define SPIMCONT_BIT_COUNT_MASK 0x000f /* Transfer Length in Bytes */ 846*4882a593Smuzhiyun #define SPIMCONT_BIT_COUNT_SHIFT 0 847*4882a593Smuzhiyun #define SPIMCONT_POL 0x0010 /* SPMCLK Signel Polarity */ 848*4882a593Smuzhiyun #define SPIMCONT_PHA 0x0020 /* Clock/Data phase relationship */ 849*4882a593Smuzhiyun #define SPIMCONT_IRQEN 0x0040 /* IRQ Enable */ 850*4882a593Smuzhiyun #define SPIMCONT_SPIMIRQ 0x0080 /* Interrupt Request */ 851*4882a593Smuzhiyun #define SPIMCONT_XCH 0x0100 /* Exchange */ 852*4882a593Smuzhiyun #define SPIMCONT_RSPIMEN 0x0200 /* Enable SPIM */ 853*4882a593Smuzhiyun #define SPIMCONT_DATA_RATE_MASK 0xe000 /* SPIM Data Rate */ 854*4882a593Smuzhiyun #define SPIMCONT_DATA_RATE_SHIFT 13 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 857*4882a593Smuzhiyun #define SPIMCONT_IRQ SPIMCONT_SPIMIRQ 858*4882a593Smuzhiyun #define SPIMCONT_ENABLE SPIMCONT_SPIMEN 859*4882a593Smuzhiyun /********** 860*4882a593Smuzhiyun * 861*4882a593Smuzhiyun * 0xFFFFF9xx -- UART 862*4882a593Smuzhiyun * 863*4882a593Smuzhiyun **********/ 864*4882a593Smuzhiyun 865*4882a593Smuzhiyun /* 866*4882a593Smuzhiyun * UART Status/Control Register 867*4882a593Smuzhiyun */ 868*4882a593Smuzhiyun #define USTCNT_ADDR 0xfffff900 869*4882a593Smuzhiyun #define USTCNT WORD_REF(USTCNT_ADDR) 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun #define USTCNT_TXAVAILEN 0x0001 /* Transmitter Available Int Enable */ 872*4882a593Smuzhiyun #define USTCNT_TXHALFEN 0x0002 /* Transmitter Half Empty Int Enable */ 873*4882a593Smuzhiyun #define USTCNT_TXEMPTYEN 0x0004 /* Transmitter Empty Int Enable */ 874*4882a593Smuzhiyun #define USTCNT_RXREADYEN 0x0008 /* Receiver Ready Interrupt Enable */ 875*4882a593Smuzhiyun #define USTCNT_RXHALFEN 0x0010 /* Receiver Half-Full Int Enable */ 876*4882a593Smuzhiyun #define USTCNT_RXFULLEN 0x0020 /* Receiver Full Interrupt Enable */ 877*4882a593Smuzhiyun #define USTCNT_CTSDELTAEN 0x0040 /* CTS Delta Interrupt Enable */ 878*4882a593Smuzhiyun #define USTCNT_GPIODELTAEN 0x0080 /* Old Data Interrupt Enable */ 879*4882a593Smuzhiyun #define USTCNT_8_7 0x0100 /* Eight or seven-bit transmission */ 880*4882a593Smuzhiyun #define USTCNT_STOP 0x0200 /* Stop bit transmission */ 881*4882a593Smuzhiyun #define USTCNT_ODD_EVEN 0x0400 /* Odd Parity */ 882*4882a593Smuzhiyun #define USTCNT_PARITYEN 0x0800 /* Parity Enable */ 883*4882a593Smuzhiyun #define USTCNT_CLKMODE 0x1000 /* Clock Mode Select */ 884*4882a593Smuzhiyun #define USTCNT_TXEN 0x2000 /* Transmitter Enable */ 885*4882a593Smuzhiyun #define USTCNT_RXEN 0x4000 /* Receiver Enable */ 886*4882a593Smuzhiyun #define USTCNT_UARTEN 0x8000 /* UART Enable */ 887*4882a593Smuzhiyun 888*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 889*4882a593Smuzhiyun #define USTCNT_TXAE USTCNT_TXAVAILEN 890*4882a593Smuzhiyun #define USTCNT_TXHE USTCNT_TXHALFEN 891*4882a593Smuzhiyun #define USTCNT_TXEE USTCNT_TXEMPTYEN 892*4882a593Smuzhiyun #define USTCNT_RXRE USTCNT_RXREADYEN 893*4882a593Smuzhiyun #define USTCNT_RXHE USTCNT_RXHALFEN 894*4882a593Smuzhiyun #define USTCNT_RXFE USTCNT_RXFULLEN 895*4882a593Smuzhiyun #define USTCNT_CTSD USTCNT_CTSDELTAEN 896*4882a593Smuzhiyun #define USTCNT_ODD USTCNT_ODD_EVEN 897*4882a593Smuzhiyun #define USTCNT_PEN USTCNT_PARITYEN 898*4882a593Smuzhiyun #define USTCNT_CLKM USTCNT_CLKMODE 899*4882a593Smuzhiyun #define USTCNT_UEN USTCNT_UARTEN 900*4882a593Smuzhiyun 901*4882a593Smuzhiyun /* 902*4882a593Smuzhiyun * UART Baud Control Register 903*4882a593Smuzhiyun */ 904*4882a593Smuzhiyun #define UBAUD_ADDR 0xfffff902 905*4882a593Smuzhiyun #define UBAUD WORD_REF(UBAUD_ADDR) 906*4882a593Smuzhiyun 907*4882a593Smuzhiyun #define UBAUD_PRESCALER_MASK 0x003f /* Actual divisor is 65 - PRESCALER */ 908*4882a593Smuzhiyun #define UBAUD_PRESCALER_SHIFT 0 909*4882a593Smuzhiyun #define UBAUD_DIVIDE_MASK 0x0700 /* Baud Rate freq. divisor */ 910*4882a593Smuzhiyun #define UBAUD_DIVIDE_SHIFT 8 911*4882a593Smuzhiyun #define UBAUD_BAUD_SRC 0x0800 /* Baud Rate Source */ 912*4882a593Smuzhiyun #define UBAUD_GPIOSRC 0x1000 /* GPIO source */ 913*4882a593Smuzhiyun #define UBAUD_GPIODIR 0x2000 /* GPIO Direction */ 914*4882a593Smuzhiyun #define UBAUD_GPIO 0x4000 /* Current GPIO pin status */ 915*4882a593Smuzhiyun #define UBAUD_GPIODELTA 0x8000 /* GPIO pin value changed */ 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun /* 918*4882a593Smuzhiyun * UART Receiver Register 919*4882a593Smuzhiyun */ 920*4882a593Smuzhiyun #define URX_ADDR 0xfffff904 921*4882a593Smuzhiyun #define URX WORD_REF(URX_ADDR) 922*4882a593Smuzhiyun 923*4882a593Smuzhiyun #define URX_RXDATA_ADDR 0xfffff905 924*4882a593Smuzhiyun #define URX_RXDATA BYTE_REF(URX_RXDATA_ADDR) 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun #define URX_RXDATA_MASK 0x00ff /* Received data */ 927*4882a593Smuzhiyun #define URX_RXDATA_SHIFT 0 928*4882a593Smuzhiyun #define URX_PARITY_ERROR 0x0100 /* Parity Error */ 929*4882a593Smuzhiyun #define URX_BREAK 0x0200 /* Break Detected */ 930*4882a593Smuzhiyun #define URX_FRAME_ERROR 0x0400 /* Framing Error */ 931*4882a593Smuzhiyun #define URX_OVRUN 0x0800 /* Serial Overrun */ 932*4882a593Smuzhiyun #define URX_DATA_READY 0x2000 /* Data Ready (FIFO not empty) */ 933*4882a593Smuzhiyun #define URX_FIFO_HALF 0x4000 /* FIFO is Half-Full */ 934*4882a593Smuzhiyun #define URX_FIFO_FULL 0x8000 /* FIFO is Full */ 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun /* 937*4882a593Smuzhiyun * UART Transmitter Register 938*4882a593Smuzhiyun */ 939*4882a593Smuzhiyun #define UTX_ADDR 0xfffff906 940*4882a593Smuzhiyun #define UTX WORD_REF(UTX_ADDR) 941*4882a593Smuzhiyun 942*4882a593Smuzhiyun #define UTX_TXDATA_ADDR 0xfffff907 943*4882a593Smuzhiyun #define UTX_TXDATA BYTE_REF(UTX_TXDATA_ADDR) 944*4882a593Smuzhiyun 945*4882a593Smuzhiyun #define UTX_TXDATA_MASK 0x00ff /* Data to be transmitted */ 946*4882a593Smuzhiyun #define UTX_TXDATA_SHIFT 0 947*4882a593Smuzhiyun #define UTX_CTS_DELTA 0x0100 /* CTS changed */ 948*4882a593Smuzhiyun #define UTX_CTS_STATUS 0x0200 /* CTS State */ 949*4882a593Smuzhiyun #define UTX_IGNORE_CTS 0x0800 /* Ignore CTS */ 950*4882a593Smuzhiyun #define UTX_SEND_BREAK 0x1000 /* Send a BREAK */ 951*4882a593Smuzhiyun #define UTX_TX_AVAIL 0x2000 /* Transmit FIFO has a slot available */ 952*4882a593Smuzhiyun #define UTX_FIFO_HALF 0x4000 /* Transmit FIFO is half empty */ 953*4882a593Smuzhiyun #define UTX_FIFO_EMPTY 0x8000 /* Transmit FIFO is empty */ 954*4882a593Smuzhiyun 955*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 956*4882a593Smuzhiyun #define UTX_CTS_STAT UTX_CTS_STATUS 957*4882a593Smuzhiyun #define UTX_NOCTS UTX_IGNORE_CTS 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun /* 960*4882a593Smuzhiyun * UART Miscellaneous Register 961*4882a593Smuzhiyun */ 962*4882a593Smuzhiyun #define UMISC_ADDR 0xfffff908 963*4882a593Smuzhiyun #define UMISC WORD_REF(UMISC_ADDR) 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun #define UMISC_TX_POL 0x0004 /* Transmit Polarity */ 966*4882a593Smuzhiyun #define UMISC_RX_POL 0x0008 /* Receive Polarity */ 967*4882a593Smuzhiyun #define UMISC_IRDA_LOOP 0x0010 /* IrDA Loopback Enable */ 968*4882a593Smuzhiyun #define UMISC_IRDA_EN 0x0020 /* Infra-Red Enable */ 969*4882a593Smuzhiyun #define UMISC_RTS 0x0040 /* Set RTS status */ 970*4882a593Smuzhiyun #define UMISC_RTSCONT 0x0080 /* Choose RTS control */ 971*4882a593Smuzhiyun #define UMISC_LOOP 0x1000 /* Serial Loopback Enable */ 972*4882a593Smuzhiyun #define UMISC_FORCE_PERR 0x2000 /* Force Parity Error */ 973*4882a593Smuzhiyun #define UMISC_CLKSRC 0x4000 /* Clock Source */ 974*4882a593Smuzhiyun 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun /* generalization of uart control registers to support multiple ports: */ 977*4882a593Smuzhiyun typedef volatile struct { 978*4882a593Smuzhiyun volatile unsigned short int ustcnt; 979*4882a593Smuzhiyun volatile unsigned short int ubaud; 980*4882a593Smuzhiyun union { 981*4882a593Smuzhiyun volatile unsigned short int w; 982*4882a593Smuzhiyun struct { 983*4882a593Smuzhiyun volatile unsigned char status; 984*4882a593Smuzhiyun volatile unsigned char rxdata; 985*4882a593Smuzhiyun } b; 986*4882a593Smuzhiyun } urx; 987*4882a593Smuzhiyun union { 988*4882a593Smuzhiyun volatile unsigned short int w; 989*4882a593Smuzhiyun struct { 990*4882a593Smuzhiyun volatile unsigned char status; 991*4882a593Smuzhiyun volatile unsigned char txdata; 992*4882a593Smuzhiyun } b; 993*4882a593Smuzhiyun } utx; 994*4882a593Smuzhiyun volatile unsigned short int umisc; 995*4882a593Smuzhiyun volatile unsigned short int pad1; 996*4882a593Smuzhiyun volatile unsigned short int pad2; 997*4882a593Smuzhiyun volatile unsigned short int pad3; 998*4882a593Smuzhiyun } __packed m68328_uart; 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun /********** 1002*4882a593Smuzhiyun * 1003*4882a593Smuzhiyun * 0xFFFFFAxx -- LCD Controller 1004*4882a593Smuzhiyun * 1005*4882a593Smuzhiyun **********/ 1006*4882a593Smuzhiyun 1007*4882a593Smuzhiyun /* 1008*4882a593Smuzhiyun * LCD Screen Starting Address Register 1009*4882a593Smuzhiyun */ 1010*4882a593Smuzhiyun #define LSSA_ADDR 0xfffffa00 1011*4882a593Smuzhiyun #define LSSA LONG_REF(LSSA_ADDR) 1012*4882a593Smuzhiyun 1013*4882a593Smuzhiyun #define LSSA_SSA_MASK 0xfffffffe /* Bit 0 is reserved */ 1014*4882a593Smuzhiyun 1015*4882a593Smuzhiyun /* 1016*4882a593Smuzhiyun * LCD Virtual Page Width Register 1017*4882a593Smuzhiyun */ 1018*4882a593Smuzhiyun #define LVPW_ADDR 0xfffffa05 1019*4882a593Smuzhiyun #define LVPW BYTE_REF(LVPW_ADDR) 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun /* 1022*4882a593Smuzhiyun * LCD Screen Width Register (not compatible with 'EZ328 !!!) 1023*4882a593Smuzhiyun */ 1024*4882a593Smuzhiyun #define LXMAX_ADDR 0xfffffa08 1025*4882a593Smuzhiyun #define LXMAX WORD_REF(LXMAX_ADDR) 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun #define LXMAX_XM_MASK 0x02ff /* Bits 0-3 are reserved */ 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun /* 1030*4882a593Smuzhiyun * LCD Screen Height Register 1031*4882a593Smuzhiyun */ 1032*4882a593Smuzhiyun #define LYMAX_ADDR 0xfffffa0a 1033*4882a593Smuzhiyun #define LYMAX WORD_REF(LYMAX_ADDR) 1034*4882a593Smuzhiyun 1035*4882a593Smuzhiyun #define LYMAX_YM_MASK 0x02ff /* Bits 10-15 are reserved */ 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun /* 1038*4882a593Smuzhiyun * LCD Cursor X Position Register 1039*4882a593Smuzhiyun */ 1040*4882a593Smuzhiyun #define LCXP_ADDR 0xfffffa18 1041*4882a593Smuzhiyun #define LCXP WORD_REF(LCXP_ADDR) 1042*4882a593Smuzhiyun 1043*4882a593Smuzhiyun #define LCXP_CC_MASK 0xc000 /* Cursor Control */ 1044*4882a593Smuzhiyun #define LCXP_CC_TRAMSPARENT 0x0000 1045*4882a593Smuzhiyun #define LCXP_CC_BLACK 0x4000 1046*4882a593Smuzhiyun #define LCXP_CC_REVERSED 0x8000 1047*4882a593Smuzhiyun #define LCXP_CC_WHITE 0xc000 1048*4882a593Smuzhiyun #define LCXP_CXP_MASK 0x02ff /* Cursor X position */ 1049*4882a593Smuzhiyun 1050*4882a593Smuzhiyun /* 1051*4882a593Smuzhiyun * LCD Cursor Y Position Register 1052*4882a593Smuzhiyun */ 1053*4882a593Smuzhiyun #define LCYP_ADDR 0xfffffa1a 1054*4882a593Smuzhiyun #define LCYP WORD_REF(LCYP_ADDR) 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun #define LCYP_CYP_MASK 0x01ff /* Cursor Y Position */ 1057*4882a593Smuzhiyun 1058*4882a593Smuzhiyun /* 1059*4882a593Smuzhiyun * LCD Cursor Width and Heigth Register 1060*4882a593Smuzhiyun */ 1061*4882a593Smuzhiyun #define LCWCH_ADDR 0xfffffa1c 1062*4882a593Smuzhiyun #define LCWCH WORD_REF(LCWCH_ADDR) 1063*4882a593Smuzhiyun 1064*4882a593Smuzhiyun #define LCWCH_CH_MASK 0x001f /* Cursor Height */ 1065*4882a593Smuzhiyun #define LCWCH_CH_SHIFT 0 1066*4882a593Smuzhiyun #define LCWCH_CW_MASK 0x1f00 /* Cursor Width */ 1067*4882a593Smuzhiyun #define LCWCH_CW_SHIFT 8 1068*4882a593Smuzhiyun 1069*4882a593Smuzhiyun /* 1070*4882a593Smuzhiyun * LCD Blink Control Register 1071*4882a593Smuzhiyun */ 1072*4882a593Smuzhiyun #define LBLKC_ADDR 0xfffffa1f 1073*4882a593Smuzhiyun #define LBLKC BYTE_REF(LBLKC_ADDR) 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun #define LBLKC_BD_MASK 0x7f /* Blink Divisor */ 1076*4882a593Smuzhiyun #define LBLKC_BD_SHIFT 0 1077*4882a593Smuzhiyun #define LBLKC_BKEN 0x80 /* Blink Enabled */ 1078*4882a593Smuzhiyun 1079*4882a593Smuzhiyun /* 1080*4882a593Smuzhiyun * LCD Panel Interface Configuration Register 1081*4882a593Smuzhiyun */ 1082*4882a593Smuzhiyun #define LPICF_ADDR 0xfffffa20 1083*4882a593Smuzhiyun #define LPICF BYTE_REF(LPICF_ADDR) 1084*4882a593Smuzhiyun 1085*4882a593Smuzhiyun #define LPICF_GS_MASK 0x01 /* Gray-Scale Mode */ 1086*4882a593Smuzhiyun #define LPICF_GS_BW 0x00 1087*4882a593Smuzhiyun #define LPICF_GS_GRAY_4 0x01 1088*4882a593Smuzhiyun #define LPICF_PBSIZ_MASK 0x06 /* Panel Bus Width */ 1089*4882a593Smuzhiyun #define LPICF_PBSIZ_1 0x00 1090*4882a593Smuzhiyun #define LPICF_PBSIZ_2 0x02 1091*4882a593Smuzhiyun #define LPICF_PBSIZ_4 0x04 1092*4882a593Smuzhiyun 1093*4882a593Smuzhiyun /* 1094*4882a593Smuzhiyun * LCD Polarity Configuration Register 1095*4882a593Smuzhiyun */ 1096*4882a593Smuzhiyun #define LPOLCF_ADDR 0xfffffa21 1097*4882a593Smuzhiyun #define LPOLCF BYTE_REF(LPOLCF_ADDR) 1098*4882a593Smuzhiyun 1099*4882a593Smuzhiyun #define LPOLCF_PIXPOL 0x01 /* Pixel Polarity */ 1100*4882a593Smuzhiyun #define LPOLCF_LPPOL 0x02 /* Line Pulse Polarity */ 1101*4882a593Smuzhiyun #define LPOLCF_FLMPOL 0x04 /* Frame Marker Polarity */ 1102*4882a593Smuzhiyun #define LPOLCF_LCKPOL 0x08 /* LCD Shift Lock Polarity */ 1103*4882a593Smuzhiyun 1104*4882a593Smuzhiyun /* 1105*4882a593Smuzhiyun * LACD (LCD Alternate Crystal Direction) Rate Control Register 1106*4882a593Smuzhiyun */ 1107*4882a593Smuzhiyun #define LACDRC_ADDR 0xfffffa23 1108*4882a593Smuzhiyun #define LACDRC BYTE_REF(LACDRC_ADDR) 1109*4882a593Smuzhiyun 1110*4882a593Smuzhiyun #define LACDRC_ACD_MASK 0x0f /* Alternate Crystal Direction Control */ 1111*4882a593Smuzhiyun #define LACDRC_ACD_SHIFT 0 1112*4882a593Smuzhiyun 1113*4882a593Smuzhiyun /* 1114*4882a593Smuzhiyun * LCD Pixel Clock Divider Register 1115*4882a593Smuzhiyun */ 1116*4882a593Smuzhiyun #define LPXCD_ADDR 0xfffffa25 1117*4882a593Smuzhiyun #define LPXCD BYTE_REF(LPXCD_ADDR) 1118*4882a593Smuzhiyun 1119*4882a593Smuzhiyun #define LPXCD_PCD_MASK 0x3f /* Pixel Clock Divider */ 1120*4882a593Smuzhiyun #define LPXCD_PCD_SHIFT 0 1121*4882a593Smuzhiyun 1122*4882a593Smuzhiyun /* 1123*4882a593Smuzhiyun * LCD Clocking Control Register 1124*4882a593Smuzhiyun */ 1125*4882a593Smuzhiyun #define LCKCON_ADDR 0xfffffa27 1126*4882a593Smuzhiyun #define LCKCON BYTE_REF(LCKCON_ADDR) 1127*4882a593Smuzhiyun 1128*4882a593Smuzhiyun #define LCKCON_PCDS 0x01 /* Pixel Clock Divider Source Select */ 1129*4882a593Smuzhiyun #define LCKCON_DWIDTH 0x02 /* Display Memory Width */ 1130*4882a593Smuzhiyun #define LCKCON_DWS_MASK 0x3c /* Display Wait-State */ 1131*4882a593Smuzhiyun #define LCKCON_DWS_SHIFT 2 1132*4882a593Smuzhiyun #define LCKCON_DMA16 0x40 /* DMA burst length */ 1133*4882a593Smuzhiyun #define LCKCON_LCDON 0x80 /* Enable LCD Controller */ 1134*4882a593Smuzhiyun 1135*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 1136*4882a593Smuzhiyun #define LCKCON_DW_MASK LCKCON_DWS_MASK 1137*4882a593Smuzhiyun #define LCKCON_DW_SHIFT LCKCON_DWS_SHIFT 1138*4882a593Smuzhiyun 1139*4882a593Smuzhiyun /* 1140*4882a593Smuzhiyun * LCD Last Buffer Address Register 1141*4882a593Smuzhiyun */ 1142*4882a593Smuzhiyun #define LLBAR_ADDR 0xfffffa29 1143*4882a593Smuzhiyun #define LLBAR BYTE_REF(LLBAR_ADDR) 1144*4882a593Smuzhiyun 1145*4882a593Smuzhiyun #define LLBAR_LBAR_MASK 0x7f /* Number of memory words to fill 1 line */ 1146*4882a593Smuzhiyun #define LLBAR_LBAR_SHIFT 0 1147*4882a593Smuzhiyun 1148*4882a593Smuzhiyun /* 1149*4882a593Smuzhiyun * LCD Octet Terminal Count Register 1150*4882a593Smuzhiyun */ 1151*4882a593Smuzhiyun #define LOTCR_ADDR 0xfffffa2b 1152*4882a593Smuzhiyun #define LOTCR BYTE_REF(LOTCR_ADDR) 1153*4882a593Smuzhiyun 1154*4882a593Smuzhiyun /* 1155*4882a593Smuzhiyun * LCD Panning Offset Register 1156*4882a593Smuzhiyun */ 1157*4882a593Smuzhiyun #define LPOSR_ADDR 0xfffffa2d 1158*4882a593Smuzhiyun #define LPOSR BYTE_REF(LPOSR_ADDR) 1159*4882a593Smuzhiyun 1160*4882a593Smuzhiyun #define LPOSR_BOS 0x08 /* Byte offset (for B/W mode only */ 1161*4882a593Smuzhiyun #define LPOSR_POS_MASK 0x07 /* Pixel Offset Code */ 1162*4882a593Smuzhiyun #define LPOSR_POS_SHIFT 0 1163*4882a593Smuzhiyun 1164*4882a593Smuzhiyun /* 1165*4882a593Smuzhiyun * LCD Frame Rate Control Modulation Register 1166*4882a593Smuzhiyun */ 1167*4882a593Smuzhiyun #define LFRCM_ADDR 0xfffffa31 1168*4882a593Smuzhiyun #define LFRCM BYTE_REF(LFRCM_ADDR) 1169*4882a593Smuzhiyun 1170*4882a593Smuzhiyun #define LFRCM_YMOD_MASK 0x0f /* Vertical Modulation */ 1171*4882a593Smuzhiyun #define LFRCM_YMOD_SHIFT 0 1172*4882a593Smuzhiyun #define LFRCM_XMOD_MASK 0xf0 /* Horizontal Modulation */ 1173*4882a593Smuzhiyun #define LFRCM_XMOD_SHIFT 4 1174*4882a593Smuzhiyun 1175*4882a593Smuzhiyun /* 1176*4882a593Smuzhiyun * LCD Gray Palette Mapping Register 1177*4882a593Smuzhiyun */ 1178*4882a593Smuzhiyun #define LGPMR_ADDR 0xfffffa32 1179*4882a593Smuzhiyun #define LGPMR WORD_REF(LGPMR_ADDR) 1180*4882a593Smuzhiyun 1181*4882a593Smuzhiyun #define LGPMR_GLEVEL3_MASK 0x000f 1182*4882a593Smuzhiyun #define LGPMR_GLEVEL3_SHIFT 0 1183*4882a593Smuzhiyun #define LGPMR_GLEVEL2_MASK 0x00f0 1184*4882a593Smuzhiyun #define LGPMR_GLEVEL2_SHIFT 4 1185*4882a593Smuzhiyun #define LGPMR_GLEVEL0_MASK 0x0f00 1186*4882a593Smuzhiyun #define LGPMR_GLEVEL0_SHIFT 8 1187*4882a593Smuzhiyun #define LGPMR_GLEVEL1_MASK 0xf000 1188*4882a593Smuzhiyun #define LGPMR_GLEVEL1_SHIFT 12 1189*4882a593Smuzhiyun 1190*4882a593Smuzhiyun /********** 1191*4882a593Smuzhiyun * 1192*4882a593Smuzhiyun * 0xFFFFFBxx -- Real-Time Clock (RTC) 1193*4882a593Smuzhiyun * 1194*4882a593Smuzhiyun **********/ 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun /* 1197*4882a593Smuzhiyun * RTC Hours Minutes and Seconds Register 1198*4882a593Smuzhiyun */ 1199*4882a593Smuzhiyun #define RTCTIME_ADDR 0xfffffb00 1200*4882a593Smuzhiyun #define RTCTIME LONG_REF(RTCTIME_ADDR) 1201*4882a593Smuzhiyun 1202*4882a593Smuzhiyun #define RTCTIME_SECONDS_MASK 0x0000003f /* Seconds */ 1203*4882a593Smuzhiyun #define RTCTIME_SECONDS_SHIFT 0 1204*4882a593Smuzhiyun #define RTCTIME_MINUTES_MASK 0x003f0000 /* Minutes */ 1205*4882a593Smuzhiyun #define RTCTIME_MINUTES_SHIFT 16 1206*4882a593Smuzhiyun #define RTCTIME_HOURS_MASK 0x1f000000 /* Hours */ 1207*4882a593Smuzhiyun #define RTCTIME_HOURS_SHIFT 24 1208*4882a593Smuzhiyun 1209*4882a593Smuzhiyun /* 1210*4882a593Smuzhiyun * RTC Alarm Register 1211*4882a593Smuzhiyun */ 1212*4882a593Smuzhiyun #define RTCALRM_ADDR 0xfffffb04 1213*4882a593Smuzhiyun #define RTCALRM LONG_REF(RTCALRM_ADDR) 1214*4882a593Smuzhiyun 1215*4882a593Smuzhiyun #define RTCALRM_SECONDS_MASK 0x0000003f /* Seconds */ 1216*4882a593Smuzhiyun #define RTCALRM_SECONDS_SHIFT 0 1217*4882a593Smuzhiyun #define RTCALRM_MINUTES_MASK 0x003f0000 /* Minutes */ 1218*4882a593Smuzhiyun #define RTCALRM_MINUTES_SHIFT 16 1219*4882a593Smuzhiyun #define RTCALRM_HOURS_MASK 0x1f000000 /* Hours */ 1220*4882a593Smuzhiyun #define RTCALRM_HOURS_SHIFT 24 1221*4882a593Smuzhiyun 1222*4882a593Smuzhiyun /* 1223*4882a593Smuzhiyun * RTC Control Register 1224*4882a593Smuzhiyun */ 1225*4882a593Smuzhiyun #define RTCCTL_ADDR 0xfffffb0c 1226*4882a593Smuzhiyun #define RTCCTL WORD_REF(RTCCTL_ADDR) 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun #define RTCCTL_384 0x0020 /* Crystal Selection */ 1229*4882a593Smuzhiyun #define RTCCTL_ENABLE 0x0080 /* RTC Enable */ 1230*4882a593Smuzhiyun 1231*4882a593Smuzhiyun /* 'EZ328-compatible definitions */ 1232*4882a593Smuzhiyun #define RTCCTL_XTL RTCCTL_384 1233*4882a593Smuzhiyun #define RTCCTL_EN RTCCTL_ENABLE 1234*4882a593Smuzhiyun 1235*4882a593Smuzhiyun /* 1236*4882a593Smuzhiyun * RTC Interrupt Status Register 1237*4882a593Smuzhiyun */ 1238*4882a593Smuzhiyun #define RTCISR_ADDR 0xfffffb0e 1239*4882a593Smuzhiyun #define RTCISR WORD_REF(RTCISR_ADDR) 1240*4882a593Smuzhiyun 1241*4882a593Smuzhiyun #define RTCISR_SW 0x0001 /* Stopwatch timed out */ 1242*4882a593Smuzhiyun #define RTCISR_MIN 0x0002 /* 1-minute interrupt has occurred */ 1243*4882a593Smuzhiyun #define RTCISR_ALM 0x0004 /* Alarm interrupt has occurred */ 1244*4882a593Smuzhiyun #define RTCISR_DAY 0x0008 /* 24-hour rollover interrupt has occurred */ 1245*4882a593Smuzhiyun #define RTCISR_1HZ 0x0010 /* 1Hz interrupt has occurred */ 1246*4882a593Smuzhiyun 1247*4882a593Smuzhiyun /* 1248*4882a593Smuzhiyun * RTC Interrupt Enable Register 1249*4882a593Smuzhiyun */ 1250*4882a593Smuzhiyun #define RTCIENR_ADDR 0xfffffb10 1251*4882a593Smuzhiyun #define RTCIENR WORD_REF(RTCIENR_ADDR) 1252*4882a593Smuzhiyun 1253*4882a593Smuzhiyun #define RTCIENR_SW 0x0001 /* Stopwatch interrupt enable */ 1254*4882a593Smuzhiyun #define RTCIENR_MIN 0x0002 /* 1-minute interrupt enable */ 1255*4882a593Smuzhiyun #define RTCIENR_ALM 0x0004 /* Alarm interrupt enable */ 1256*4882a593Smuzhiyun #define RTCIENR_DAY 0x0008 /* 24-hour rollover interrupt enable */ 1257*4882a593Smuzhiyun #define RTCIENR_1HZ 0x0010 /* 1Hz interrupt enable */ 1258*4882a593Smuzhiyun 1259*4882a593Smuzhiyun /* 1260*4882a593Smuzhiyun * Stopwatch Minutes Register 1261*4882a593Smuzhiyun */ 1262*4882a593Smuzhiyun #define STPWCH_ADDR 0xfffffb12 1263*4882a593Smuzhiyun #define STPWCH WORD_REF(STPWCH) 1264*4882a593Smuzhiyun 1265*4882a593Smuzhiyun #define STPWCH_CNT_MASK 0x00ff /* Stopwatch countdown value */ 1266*4882a593Smuzhiyun #define SPTWCH_CNT_SHIFT 0 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun #endif /* _MC68328_H_ */ 1269