1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * m5441x.c -- support for Coldfire m5441x processors
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright Steven King <sfking@fdwdc.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/param.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <asm/machdep.h>
14*4882a593Smuzhiyun #include <asm/coldfire.h>
15*4882a593Smuzhiyun #include <asm/mcfsim.h>
16*4882a593Smuzhiyun #include <asm/mcfuart.h>
17*4882a593Smuzhiyun #include <asm/mcfdma.h>
18*4882a593Smuzhiyun #include <asm/mcfclk.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DEFINE_CLK(0, "flexbus", 2, MCF_CLK);
21*4882a593Smuzhiyun DEFINE_CLK(0, "mcfcan.0", 8, MCF_CLK);
22*4882a593Smuzhiyun DEFINE_CLK(0, "mcfcan.1", 9, MCF_CLK);
23*4882a593Smuzhiyun DEFINE_CLK(0, "imx1-i2c.1", 14, MCF_CLK);
24*4882a593Smuzhiyun DEFINE_CLK(0, "mcfdspi.1", 15, MCF_CLK);
25*4882a593Smuzhiyun DEFINE_CLK(0, "edma", 17, MCF_CLK);
26*4882a593Smuzhiyun DEFINE_CLK(0, "intc.0", 18, MCF_CLK);
27*4882a593Smuzhiyun DEFINE_CLK(0, "intc.1", 19, MCF_CLK);
28*4882a593Smuzhiyun DEFINE_CLK(0, "intc.2", 20, MCF_CLK);
29*4882a593Smuzhiyun DEFINE_CLK(0, "imx1-i2c.0", 22, MCF_CLK);
30*4882a593Smuzhiyun DEFINE_CLK(0, "fsl-dspi.0", 23, MCF_CLK);
31*4882a593Smuzhiyun DEFINE_CLK(0, "mcfuart.0", 24, MCF_BUSCLK);
32*4882a593Smuzhiyun DEFINE_CLK(0, "mcfuart.1", 25, MCF_BUSCLK);
33*4882a593Smuzhiyun DEFINE_CLK(0, "mcfuart.2", 26, MCF_BUSCLK);
34*4882a593Smuzhiyun DEFINE_CLK(0, "mcfuart.3", 27, MCF_BUSCLK);
35*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.0", 28, MCF_CLK);
36*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.1", 29, MCF_CLK);
37*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.2", 30, MCF_CLK);
38*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.3", 31, MCF_CLK);
39*4882a593Smuzhiyun DEFINE_CLK(0, "mcfpit.0", 32, MCF_CLK);
40*4882a593Smuzhiyun DEFINE_CLK(0, "mcfpit.1", 33, MCF_CLK);
41*4882a593Smuzhiyun DEFINE_CLK(0, "mcfpit.2", 34, MCF_CLK);
42*4882a593Smuzhiyun DEFINE_CLK(0, "mcfpit.3", 35, MCF_CLK);
43*4882a593Smuzhiyun DEFINE_CLK(0, "mcfeport.0", 37, MCF_CLK);
44*4882a593Smuzhiyun DEFINE_CLK(0, "mcfadc.0", 38, MCF_CLK);
45*4882a593Smuzhiyun DEFINE_CLK(0, "mcfdac.0", 39, MCF_CLK);
46*4882a593Smuzhiyun DEFINE_CLK(0, "mcfrtc.0", 42, MCF_CLK);
47*4882a593Smuzhiyun DEFINE_CLK(0, "mcfsim.0", 43, MCF_CLK);
48*4882a593Smuzhiyun DEFINE_CLK(0, "mcfusb-otg.0", 44, MCF_CLK);
49*4882a593Smuzhiyun DEFINE_CLK(0, "mcfusb-host.0", 45, MCF_CLK);
50*4882a593Smuzhiyun DEFINE_CLK(0, "mcfddr-sram.0", 46, MCF_CLK);
51*4882a593Smuzhiyun DEFINE_CLK(0, "mcfssi.0", 47, MCF_CLK);
52*4882a593Smuzhiyun DEFINE_CLK(0, "pll.0", 48, MCF_CLK);
53*4882a593Smuzhiyun DEFINE_CLK(0, "mcfrng.0", 49, MCF_CLK);
54*4882a593Smuzhiyun DEFINE_CLK(0, "mcfssi.1", 50, MCF_CLK);
55*4882a593Smuzhiyun DEFINE_CLK(0, "sdhci-esdhc-mcf.0", 51, MCF_CLK);
56*4882a593Smuzhiyun DEFINE_CLK(0, "enet-fec.0", 53, MCF_CLK);
57*4882a593Smuzhiyun DEFINE_CLK(0, "enet-fec.1", 54, MCF_CLK);
58*4882a593Smuzhiyun DEFINE_CLK(0, "switch.0", 55, MCF_CLK);
59*4882a593Smuzhiyun DEFINE_CLK(0, "switch.1", 56, MCF_CLK);
60*4882a593Smuzhiyun DEFINE_CLK(0, "nand.0", 63, MCF_CLK);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun DEFINE_CLK(1, "mcfow.0", 2, MCF_CLK);
63*4882a593Smuzhiyun DEFINE_CLK(1, "imx1-i2c.2", 4, MCF_CLK);
64*4882a593Smuzhiyun DEFINE_CLK(1, "imx1-i2c.3", 5, MCF_CLK);
65*4882a593Smuzhiyun DEFINE_CLK(1, "imx1-i2c.4", 6, MCF_CLK);
66*4882a593Smuzhiyun DEFINE_CLK(1, "imx1-i2c.5", 7, MCF_CLK);
67*4882a593Smuzhiyun DEFINE_CLK(1, "mcfuart.4", 24, MCF_BUSCLK);
68*4882a593Smuzhiyun DEFINE_CLK(1, "mcfuart.5", 25, MCF_BUSCLK);
69*4882a593Smuzhiyun DEFINE_CLK(1, "mcfuart.6", 26, MCF_BUSCLK);
70*4882a593Smuzhiyun DEFINE_CLK(1, "mcfuart.7", 27, MCF_BUSCLK);
71*4882a593Smuzhiyun DEFINE_CLK(1, "mcfuart.8", 28, MCF_BUSCLK);
72*4882a593Smuzhiyun DEFINE_CLK(1, "mcfuart.9", 29, MCF_BUSCLK);
73*4882a593Smuzhiyun DEFINE_CLK(1, "mcfpwm.0", 34, MCF_BUSCLK);
74*4882a593Smuzhiyun DEFINE_CLK(1, "sys.0", 36, MCF_BUSCLK);
75*4882a593Smuzhiyun DEFINE_CLK(1, "gpio.0", 37, MCF_BUSCLK);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun DEFINE_CLK(2, "ipg.0", 0, MCF_CLK);
78*4882a593Smuzhiyun DEFINE_CLK(2, "ahb.0", 1, MCF_CLK);
79*4882a593Smuzhiyun DEFINE_CLK(2, "per.0", 2, MCF_CLK);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun struct clk *mcf_clks[] = {
82*4882a593Smuzhiyun &__clk_0_2,
83*4882a593Smuzhiyun &__clk_0_8,
84*4882a593Smuzhiyun &__clk_0_9,
85*4882a593Smuzhiyun &__clk_0_14,
86*4882a593Smuzhiyun &__clk_0_15,
87*4882a593Smuzhiyun &__clk_0_17,
88*4882a593Smuzhiyun &__clk_0_18,
89*4882a593Smuzhiyun &__clk_0_19,
90*4882a593Smuzhiyun &__clk_0_20,
91*4882a593Smuzhiyun &__clk_0_22,
92*4882a593Smuzhiyun &__clk_0_23,
93*4882a593Smuzhiyun &__clk_0_24,
94*4882a593Smuzhiyun &__clk_0_25,
95*4882a593Smuzhiyun &__clk_0_26,
96*4882a593Smuzhiyun &__clk_0_27,
97*4882a593Smuzhiyun &__clk_0_28,
98*4882a593Smuzhiyun &__clk_0_29,
99*4882a593Smuzhiyun &__clk_0_30,
100*4882a593Smuzhiyun &__clk_0_31,
101*4882a593Smuzhiyun &__clk_0_32,
102*4882a593Smuzhiyun &__clk_0_33,
103*4882a593Smuzhiyun &__clk_0_34,
104*4882a593Smuzhiyun &__clk_0_35,
105*4882a593Smuzhiyun &__clk_0_37,
106*4882a593Smuzhiyun &__clk_0_38,
107*4882a593Smuzhiyun &__clk_0_39,
108*4882a593Smuzhiyun &__clk_0_42,
109*4882a593Smuzhiyun &__clk_0_43,
110*4882a593Smuzhiyun &__clk_0_44,
111*4882a593Smuzhiyun &__clk_0_45,
112*4882a593Smuzhiyun &__clk_0_46,
113*4882a593Smuzhiyun &__clk_0_47,
114*4882a593Smuzhiyun &__clk_0_48,
115*4882a593Smuzhiyun &__clk_0_49,
116*4882a593Smuzhiyun &__clk_0_50,
117*4882a593Smuzhiyun &__clk_0_51,
118*4882a593Smuzhiyun &__clk_0_53,
119*4882a593Smuzhiyun &__clk_0_54,
120*4882a593Smuzhiyun &__clk_0_55,
121*4882a593Smuzhiyun &__clk_0_56,
122*4882a593Smuzhiyun &__clk_0_63,
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun &__clk_1_2,
125*4882a593Smuzhiyun &__clk_1_4,
126*4882a593Smuzhiyun &__clk_1_5,
127*4882a593Smuzhiyun &__clk_1_6,
128*4882a593Smuzhiyun &__clk_1_7,
129*4882a593Smuzhiyun &__clk_1_24,
130*4882a593Smuzhiyun &__clk_1_25,
131*4882a593Smuzhiyun &__clk_1_26,
132*4882a593Smuzhiyun &__clk_1_27,
133*4882a593Smuzhiyun &__clk_1_28,
134*4882a593Smuzhiyun &__clk_1_29,
135*4882a593Smuzhiyun &__clk_1_34,
136*4882a593Smuzhiyun &__clk_1_36,
137*4882a593Smuzhiyun &__clk_1_37,
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun &__clk_2_0,
140*4882a593Smuzhiyun &__clk_2_1,
141*4882a593Smuzhiyun &__clk_2_2,
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun NULL,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static struct clk * const enable_clks[] __initconst = {
148*4882a593Smuzhiyun /* make sure these clocks are enabled */
149*4882a593Smuzhiyun &__clk_0_15, /* dspi.1 */
150*4882a593Smuzhiyun &__clk_0_17, /* eDMA */
151*4882a593Smuzhiyun &__clk_0_18, /* intc0 */
152*4882a593Smuzhiyun &__clk_0_19, /* intc0 */
153*4882a593Smuzhiyun &__clk_0_20, /* intc0 */
154*4882a593Smuzhiyun &__clk_0_23, /* dspi.0 */
155*4882a593Smuzhiyun &__clk_0_24, /* uart0 */
156*4882a593Smuzhiyun &__clk_0_25, /* uart1 */
157*4882a593Smuzhiyun &__clk_0_26, /* uart2 */
158*4882a593Smuzhiyun &__clk_0_27, /* uart3 */
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun &__clk_0_33, /* pit.1 */
161*4882a593Smuzhiyun &__clk_0_37, /* eport */
162*4882a593Smuzhiyun &__clk_0_48, /* pll */
163*4882a593Smuzhiyun &__clk_0_51, /* esdhc */
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun &__clk_1_36, /* CCM/reset module/Power management */
166*4882a593Smuzhiyun &__clk_1_37, /* gpio */
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun static struct clk * const disable_clks[] __initconst = {
169*4882a593Smuzhiyun &__clk_0_8, /* can.0 */
170*4882a593Smuzhiyun &__clk_0_9, /* can.1 */
171*4882a593Smuzhiyun &__clk_0_14, /* i2c.1 */
172*4882a593Smuzhiyun &__clk_0_22, /* i2c.0 */
173*4882a593Smuzhiyun &__clk_0_23, /* dspi.0 */
174*4882a593Smuzhiyun &__clk_0_28, /* tmr.1 */
175*4882a593Smuzhiyun &__clk_0_29, /* tmr.2 */
176*4882a593Smuzhiyun &__clk_0_30, /* tmr.2 */
177*4882a593Smuzhiyun &__clk_0_31, /* tmr.3 */
178*4882a593Smuzhiyun &__clk_0_32, /* pit.0 */
179*4882a593Smuzhiyun &__clk_0_34, /* pit.2 */
180*4882a593Smuzhiyun &__clk_0_35, /* pit.3 */
181*4882a593Smuzhiyun &__clk_0_38, /* adc */
182*4882a593Smuzhiyun &__clk_0_39, /* dac */
183*4882a593Smuzhiyun &__clk_0_44, /* usb otg */
184*4882a593Smuzhiyun &__clk_0_45, /* usb host */
185*4882a593Smuzhiyun &__clk_0_47, /* ssi.0 */
186*4882a593Smuzhiyun &__clk_0_49, /* rng */
187*4882a593Smuzhiyun &__clk_0_50, /* ssi.1 */
188*4882a593Smuzhiyun &__clk_0_51, /* eSDHC */
189*4882a593Smuzhiyun &__clk_0_53, /* enet-fec */
190*4882a593Smuzhiyun &__clk_0_54, /* enet-fec */
191*4882a593Smuzhiyun &__clk_0_55, /* switch.0 */
192*4882a593Smuzhiyun &__clk_0_56, /* switch.1 */
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun &__clk_1_2, /* 1-wire */
195*4882a593Smuzhiyun &__clk_1_4, /* i2c.2 */
196*4882a593Smuzhiyun &__clk_1_5, /* i2c.3 */
197*4882a593Smuzhiyun &__clk_1_6, /* i2c.4 */
198*4882a593Smuzhiyun &__clk_1_7, /* i2c.5 */
199*4882a593Smuzhiyun &__clk_1_24, /* uart 4 */
200*4882a593Smuzhiyun &__clk_1_25, /* uart 5 */
201*4882a593Smuzhiyun &__clk_1_26, /* uart 6 */
202*4882a593Smuzhiyun &__clk_1_27, /* uart 7 */
203*4882a593Smuzhiyun &__clk_1_28, /* uart 8 */
204*4882a593Smuzhiyun &__clk_1_29, /* uart 9 */
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
__clk_enable2(struct clk * clk)207*4882a593Smuzhiyun static void __clk_enable2(struct clk *clk)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun __raw_writel(__raw_readl(MCFSDHC_CLK) | (1 << clk->slot), MCFSDHC_CLK);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
__clk_disable2(struct clk * clk)212*4882a593Smuzhiyun static void __clk_disable2(struct clk *clk)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun __raw_writel(__raw_readl(MCFSDHC_CLK) & ~(1 << clk->slot), MCFSDHC_CLK);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun struct clk_ops clk_ops2 = {
218*4882a593Smuzhiyun .enable = __clk_enable2,
219*4882a593Smuzhiyun .disable = __clk_disable2,
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun
m5441x_clk_init(void)222*4882a593Smuzhiyun static void __init m5441x_clk_init(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun unsigned i;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(enable_clks); ++i)
227*4882a593Smuzhiyun __clk_init_enabled(enable_clks[i]);
228*4882a593Smuzhiyun /* make sure these clocks are disabled */
229*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(disable_clks); ++i)
230*4882a593Smuzhiyun __clk_init_disabled(disable_clks[i]);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
m5441x_uarts_init(void)233*4882a593Smuzhiyun static void __init m5441x_uarts_init(void)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun __raw_writeb(0x0f, MCFGPIO_PAR_UART0);
236*4882a593Smuzhiyun __raw_writeb(0x00, MCFGPIO_PAR_UART1);
237*4882a593Smuzhiyun __raw_writeb(0x00, MCFGPIO_PAR_UART2);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
m5441x_fec_init(void)240*4882a593Smuzhiyun static void __init m5441x_fec_init(void)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun __raw_writeb(0x03, MCFGPIO_PAR_FEC);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
config_BSP(char * commandp,int size)245*4882a593Smuzhiyun void __init config_BSP(char *commandp, int size)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun m5441x_clk_init();
248*4882a593Smuzhiyun mach_sched_init = hw_timer_init;
249*4882a593Smuzhiyun m5441x_uarts_init();
250*4882a593Smuzhiyun m5441x_fec_init();
251*4882a593Smuzhiyun }
252