1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /***************************************************************************/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun * m5407.c -- platform support for ColdFire 5407 based boards
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 1999-2002, Greg Ungerer (gerg@snapgear.com)
8*4882a593Smuzhiyun * Copyright (C) 2000, Lineo (www.lineo.com)
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /***************************************************************************/
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/param.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <asm/machdep.h>
18*4882a593Smuzhiyun #include <asm/coldfire.h>
19*4882a593Smuzhiyun #include <asm/mcfsim.h>
20*4882a593Smuzhiyun #include <asm/mcfclk.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /***************************************************************************/
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun DEFINE_CLK(pll, "pll.0", MCF_CLK);
25*4882a593Smuzhiyun DEFINE_CLK(sys, "sys.0", MCF_BUSCLK);
26*4882a593Smuzhiyun DEFINE_CLK(mcftmr0, "mcftmr.0", MCF_BUSCLK);
27*4882a593Smuzhiyun DEFINE_CLK(mcftmr1, "mcftmr.1", MCF_BUSCLK);
28*4882a593Smuzhiyun DEFINE_CLK(mcfuart0, "mcfuart.0", MCF_BUSCLK);
29*4882a593Smuzhiyun DEFINE_CLK(mcfuart1, "mcfuart.1", MCF_BUSCLK);
30*4882a593Smuzhiyun DEFINE_CLK(mcfi2c0, "imx1-i2c.0", MCF_BUSCLK);
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct clk *mcf_clks[] = {
33*4882a593Smuzhiyun &clk_pll,
34*4882a593Smuzhiyun &clk_sys,
35*4882a593Smuzhiyun &clk_mcftmr0,
36*4882a593Smuzhiyun &clk_mcftmr1,
37*4882a593Smuzhiyun &clk_mcfuart0,
38*4882a593Smuzhiyun &clk_mcfuart1,
39*4882a593Smuzhiyun &clk_mcfi2c0,
40*4882a593Smuzhiyun NULL
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /***************************************************************************/
44*4882a593Smuzhiyun
m5407_i2c_init(void)45*4882a593Smuzhiyun static void __init m5407_i2c_init(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_IMX)
48*4882a593Smuzhiyun writeb(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL5 | MCFSIM_ICR_PRI0,
49*4882a593Smuzhiyun MCFSIM_I2CICR);
50*4882a593Smuzhiyun mcf_mapirq2imr(MCF_IRQ_I2C0, MCFINTC_I2C);
51*4882a593Smuzhiyun #endif /* IS_ENABLED(CONFIG_I2C_IMX) */
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /***************************************************************************/
55*4882a593Smuzhiyun
config_BSP(char * commandp,int size)56*4882a593Smuzhiyun void __init config_BSP(char *commandp, int size)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun mach_sched_init = hw_timer_init;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Only support the external interrupts on their primary level */
61*4882a593Smuzhiyun mcf_mapirq2imr(25, MCFINTC_EINT1);
62*4882a593Smuzhiyun mcf_mapirq2imr(27, MCFINTC_EINT3);
63*4882a593Smuzhiyun mcf_mapirq2imr(29, MCFINTC_EINT5);
64*4882a593Smuzhiyun mcf_mapirq2imr(31, MCFINTC_EINT7);
65*4882a593Smuzhiyun m5407_i2c_init();
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /***************************************************************************/
69