1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /***************************************************************************/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun * m53xx.c -- platform support for ColdFire 53xx based boards
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 1999-2002, Greg Ungerer (gerg@snapgear.com)
8*4882a593Smuzhiyun * Copyright (C) 2000, Lineo (www.lineo.com)
9*4882a593Smuzhiyun * Yaroslav Vinogradov yaroslav.vinogradov@freescale.com
10*4882a593Smuzhiyun * Copyright Freescale Semiconductor, Inc 2006
11*4882a593Smuzhiyun * Copyright (c) 2006, emlix, Sebastian Hess <shess@hessware.de>
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /***************************************************************************/
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/param.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <asm/machdep.h>
21*4882a593Smuzhiyun #include <asm/coldfire.h>
22*4882a593Smuzhiyun #include <asm/mcfsim.h>
23*4882a593Smuzhiyun #include <asm/mcfuart.h>
24*4882a593Smuzhiyun #include <asm/mcfdma.h>
25*4882a593Smuzhiyun #include <asm/mcfwdebug.h>
26*4882a593Smuzhiyun #include <asm/mcfclk.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /***************************************************************************/
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun DEFINE_CLK(0, "flexbus", 2, MCF_CLK);
31*4882a593Smuzhiyun DEFINE_CLK(0, "mcfcan.0", 8, MCF_CLK);
32*4882a593Smuzhiyun DEFINE_CLK(0, "fec.0", 12, MCF_CLK);
33*4882a593Smuzhiyun DEFINE_CLK(0, "edma", 17, MCF_CLK);
34*4882a593Smuzhiyun DEFINE_CLK(0, "intc.0", 18, MCF_CLK);
35*4882a593Smuzhiyun DEFINE_CLK(0, "intc.1", 19, MCF_CLK);
36*4882a593Smuzhiyun DEFINE_CLK(0, "iack.0", 21, MCF_CLK);
37*4882a593Smuzhiyun DEFINE_CLK(0, "imx1-i2c.0", 22, MCF_CLK);
38*4882a593Smuzhiyun DEFINE_CLK(0, "mcfqspi.0", 23, MCF_CLK);
39*4882a593Smuzhiyun DEFINE_CLK(0, "mcfuart.0", 24, MCF_BUSCLK);
40*4882a593Smuzhiyun DEFINE_CLK(0, "mcfuart.1", 25, MCF_BUSCLK);
41*4882a593Smuzhiyun DEFINE_CLK(0, "mcfuart.2", 26, MCF_BUSCLK);
42*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.0", 28, MCF_CLK);
43*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.1", 29, MCF_CLK);
44*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.2", 30, MCF_CLK);
45*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.3", 31, MCF_CLK);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun DEFINE_CLK(0, "mcfpit.0", 32, MCF_CLK);
48*4882a593Smuzhiyun DEFINE_CLK(0, "mcfpit.1", 33, MCF_CLK);
49*4882a593Smuzhiyun DEFINE_CLK(0, "mcfpit.2", 34, MCF_CLK);
50*4882a593Smuzhiyun DEFINE_CLK(0, "mcfpit.3", 35, MCF_CLK);
51*4882a593Smuzhiyun DEFINE_CLK(0, "mcfpwm.0", 36, MCF_CLK);
52*4882a593Smuzhiyun DEFINE_CLK(0, "mcfeport.0", 37, MCF_CLK);
53*4882a593Smuzhiyun DEFINE_CLK(0, "mcfwdt.0", 38, MCF_CLK);
54*4882a593Smuzhiyun DEFINE_CLK(0, "sys.0", 40, MCF_BUSCLK);
55*4882a593Smuzhiyun DEFINE_CLK(0, "gpio.0", 41, MCF_BUSCLK);
56*4882a593Smuzhiyun DEFINE_CLK(0, "mcfrtc.0", 42, MCF_CLK);
57*4882a593Smuzhiyun DEFINE_CLK(0, "mcflcd.0", 43, MCF_CLK);
58*4882a593Smuzhiyun DEFINE_CLK(0, "mcfusb-otg.0", 44, MCF_CLK);
59*4882a593Smuzhiyun DEFINE_CLK(0, "mcfusb-host.0", 45, MCF_CLK);
60*4882a593Smuzhiyun DEFINE_CLK(0, "sdram.0", 46, MCF_CLK);
61*4882a593Smuzhiyun DEFINE_CLK(0, "ssi.0", 47, MCF_CLK);
62*4882a593Smuzhiyun DEFINE_CLK(0, "pll.0", 48, MCF_CLK);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun DEFINE_CLK(1, "mdha.0", 32, MCF_CLK);
65*4882a593Smuzhiyun DEFINE_CLK(1, "skha.0", 33, MCF_CLK);
66*4882a593Smuzhiyun DEFINE_CLK(1, "rng.0", 34, MCF_CLK);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct clk *mcf_clks[] = {
69*4882a593Smuzhiyun &__clk_0_2, /* flexbus */
70*4882a593Smuzhiyun &__clk_0_8, /* mcfcan.0 */
71*4882a593Smuzhiyun &__clk_0_12, /* fec.0 */
72*4882a593Smuzhiyun &__clk_0_17, /* edma */
73*4882a593Smuzhiyun &__clk_0_18, /* intc.0 */
74*4882a593Smuzhiyun &__clk_0_19, /* intc.1 */
75*4882a593Smuzhiyun &__clk_0_21, /* iack.0 */
76*4882a593Smuzhiyun &__clk_0_22, /* imx1-i2c.0 */
77*4882a593Smuzhiyun &__clk_0_23, /* mcfqspi.0 */
78*4882a593Smuzhiyun &__clk_0_24, /* mcfuart.0 */
79*4882a593Smuzhiyun &__clk_0_25, /* mcfuart.1 */
80*4882a593Smuzhiyun &__clk_0_26, /* mcfuart.2 */
81*4882a593Smuzhiyun &__clk_0_28, /* mcftmr.0 */
82*4882a593Smuzhiyun &__clk_0_29, /* mcftmr.1 */
83*4882a593Smuzhiyun &__clk_0_30, /* mcftmr.2 */
84*4882a593Smuzhiyun &__clk_0_31, /* mcftmr.3 */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun &__clk_0_32, /* mcfpit.0 */
87*4882a593Smuzhiyun &__clk_0_33, /* mcfpit.1 */
88*4882a593Smuzhiyun &__clk_0_34, /* mcfpit.2 */
89*4882a593Smuzhiyun &__clk_0_35, /* mcfpit.3 */
90*4882a593Smuzhiyun &__clk_0_36, /* mcfpwm.0 */
91*4882a593Smuzhiyun &__clk_0_37, /* mcfeport.0 */
92*4882a593Smuzhiyun &__clk_0_38, /* mcfwdt.0 */
93*4882a593Smuzhiyun &__clk_0_40, /* sys.0 */
94*4882a593Smuzhiyun &__clk_0_41, /* gpio.0 */
95*4882a593Smuzhiyun &__clk_0_42, /* mcfrtc.0 */
96*4882a593Smuzhiyun &__clk_0_43, /* mcflcd.0 */
97*4882a593Smuzhiyun &__clk_0_44, /* mcfusb-otg.0 */
98*4882a593Smuzhiyun &__clk_0_45, /* mcfusb-host.0 */
99*4882a593Smuzhiyun &__clk_0_46, /* sdram.0 */
100*4882a593Smuzhiyun &__clk_0_47, /* ssi.0 */
101*4882a593Smuzhiyun &__clk_0_48, /* pll.0 */
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun &__clk_1_32, /* mdha.0 */
104*4882a593Smuzhiyun &__clk_1_33, /* skha.0 */
105*4882a593Smuzhiyun &__clk_1_34, /* rng.0 */
106*4882a593Smuzhiyun NULL,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static struct clk * const enable_clks[] __initconst = {
110*4882a593Smuzhiyun &__clk_0_2, /* flexbus */
111*4882a593Smuzhiyun &__clk_0_18, /* intc.0 */
112*4882a593Smuzhiyun &__clk_0_19, /* intc.1 */
113*4882a593Smuzhiyun &__clk_0_21, /* iack.0 */
114*4882a593Smuzhiyun &__clk_0_24, /* mcfuart.0 */
115*4882a593Smuzhiyun &__clk_0_25, /* mcfuart.1 */
116*4882a593Smuzhiyun &__clk_0_26, /* mcfuart.2 */
117*4882a593Smuzhiyun &__clk_0_28, /* mcftmr.0 */
118*4882a593Smuzhiyun &__clk_0_29, /* mcftmr.1 */
119*4882a593Smuzhiyun &__clk_0_32, /* mcfpit.0 */
120*4882a593Smuzhiyun &__clk_0_33, /* mcfpit.1 */
121*4882a593Smuzhiyun &__clk_0_37, /* mcfeport.0 */
122*4882a593Smuzhiyun &__clk_0_40, /* sys.0 */
123*4882a593Smuzhiyun &__clk_0_41, /* gpio.0 */
124*4882a593Smuzhiyun &__clk_0_46, /* sdram.0 */
125*4882a593Smuzhiyun &__clk_0_48, /* pll.0 */
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static struct clk * const disable_clks[] __initconst = {
129*4882a593Smuzhiyun &__clk_0_8, /* mcfcan.0 */
130*4882a593Smuzhiyun &__clk_0_12, /* fec.0 */
131*4882a593Smuzhiyun &__clk_0_17, /* edma */
132*4882a593Smuzhiyun &__clk_0_22, /* imx1-i2c.0 */
133*4882a593Smuzhiyun &__clk_0_23, /* mcfqspi.0 */
134*4882a593Smuzhiyun &__clk_0_30, /* mcftmr.2 */
135*4882a593Smuzhiyun &__clk_0_31, /* mcftmr.3 */
136*4882a593Smuzhiyun &__clk_0_34, /* mcfpit.2 */
137*4882a593Smuzhiyun &__clk_0_35, /* mcfpit.3 */
138*4882a593Smuzhiyun &__clk_0_36, /* mcfpwm.0 */
139*4882a593Smuzhiyun &__clk_0_38, /* mcfwdt.0 */
140*4882a593Smuzhiyun &__clk_0_42, /* mcfrtc.0 */
141*4882a593Smuzhiyun &__clk_0_43, /* mcflcd.0 */
142*4882a593Smuzhiyun &__clk_0_44, /* mcfusb-otg.0 */
143*4882a593Smuzhiyun &__clk_0_45, /* mcfusb-host.0 */
144*4882a593Smuzhiyun &__clk_0_47, /* ssi.0 */
145*4882a593Smuzhiyun &__clk_1_32, /* mdha.0 */
146*4882a593Smuzhiyun &__clk_1_33, /* skha.0 */
147*4882a593Smuzhiyun &__clk_1_34, /* rng.0 */
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun
m53xx_clk_init(void)151*4882a593Smuzhiyun static void __init m53xx_clk_init(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun unsigned i;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* make sure these clocks are enabled */
156*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(enable_clks); ++i)
157*4882a593Smuzhiyun __clk_init_enabled(enable_clks[i]);
158*4882a593Smuzhiyun /* make sure these clocks are disabled */
159*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(disable_clks); ++i)
160*4882a593Smuzhiyun __clk_init_disabled(disable_clks[i]);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /***************************************************************************/
164*4882a593Smuzhiyun
m53xx_qspi_init(void)165*4882a593Smuzhiyun static void __init m53xx_qspi_init(void)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
168*4882a593Smuzhiyun /* setup QSPS pins for QSPI with gpio CS control */
169*4882a593Smuzhiyun writew(0x01f0, MCFGPIO_PAR_QSPI);
170*4882a593Smuzhiyun #endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /***************************************************************************/
174*4882a593Smuzhiyun
m53xx_i2c_init(void)175*4882a593Smuzhiyun static void __init m53xx_i2c_init(void)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_IMX)
178*4882a593Smuzhiyun /* setup Port AS Pin Assignment Register for I2C */
179*4882a593Smuzhiyun /* set PASPA0 to SCL and PASPA1 to SDA */
180*4882a593Smuzhiyun u8 r = readb(MCFGPIO_PAR_FECI2C);
181*4882a593Smuzhiyun r |= 0x0f;
182*4882a593Smuzhiyun writeb(r, MCFGPIO_PAR_FECI2C);
183*4882a593Smuzhiyun #endif /* IS_ENABLED(CONFIG_I2C_IMX) */
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /***************************************************************************/
187*4882a593Smuzhiyun
m53xx_uarts_init(void)188*4882a593Smuzhiyun static void __init m53xx_uarts_init(void)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun /* UART GPIO initialization */
191*4882a593Smuzhiyun writew(readw(MCFGPIO_PAR_UART) | 0x0FFF, MCFGPIO_PAR_UART);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /***************************************************************************/
195*4882a593Smuzhiyun
m53xx_fec_init(void)196*4882a593Smuzhiyun static void __init m53xx_fec_init(void)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun u8 v;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Set multi-function pins to ethernet mode for fec0 */
201*4882a593Smuzhiyun v = readb(MCFGPIO_PAR_FECI2C);
202*4882a593Smuzhiyun v |= MCF_GPIO_PAR_FECI2C_PAR_MDC_EMDC |
203*4882a593Smuzhiyun MCF_GPIO_PAR_FECI2C_PAR_MDIO_EMDIO;
204*4882a593Smuzhiyun writeb(v, MCFGPIO_PAR_FECI2C);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun v = readb(MCFGPIO_PAR_FEC);
207*4882a593Smuzhiyun v = MCF_GPIO_PAR_FEC_PAR_FEC_7W_FEC | MCF_GPIO_PAR_FEC_PAR_FEC_MII_FEC;
208*4882a593Smuzhiyun writeb(v, MCFGPIO_PAR_FEC);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /***************************************************************************/
212*4882a593Smuzhiyun
config_BSP(char * commandp,int size)213*4882a593Smuzhiyun void __init config_BSP(char *commandp, int size)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun #if !defined(CONFIG_BOOTPARAM)
216*4882a593Smuzhiyun /* Copy command line from FLASH to local buffer... */
217*4882a593Smuzhiyun memcpy(commandp, (char *) 0x4000, 4);
218*4882a593Smuzhiyun if(strncmp(commandp, "kcl ", 4) == 0){
219*4882a593Smuzhiyun memcpy(commandp, (char *) 0x4004, size);
220*4882a593Smuzhiyun commandp[size-1] = 0;
221*4882a593Smuzhiyun } else {
222*4882a593Smuzhiyun memset(commandp, 0, size);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun mach_sched_init = hw_timer_init;
226*4882a593Smuzhiyun m53xx_clk_init();
227*4882a593Smuzhiyun m53xx_uarts_init();
228*4882a593Smuzhiyun m53xx_fec_init();
229*4882a593Smuzhiyun m53xx_qspi_init();
230*4882a593Smuzhiyun m53xx_i2c_init();
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #ifdef CONFIG_BDM_DISABLE
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun * Disable the BDM clocking. This also turns off most of the rest of
235*4882a593Smuzhiyun * the BDM device. This is good for EMC reasons. This option is not
236*4882a593Smuzhiyun * incompatible with the memory protection option.
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun wdebug(MCFDEBUG_CSR, MCFDEBUG_CSR_PSTCLK);
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /***************************************************************************/
243*4882a593Smuzhiyun /* Board initialization */
244*4882a593Smuzhiyun /***************************************************************************/
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun * PLL min/max specifications
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun #define MAX_FVCO 500000 /* KHz */
249*4882a593Smuzhiyun #define MAX_FSYS 80000 /* KHz */
250*4882a593Smuzhiyun #define MIN_FSYS 58333 /* KHz */
251*4882a593Smuzhiyun #define FREF 16000 /* KHz */
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun #define MAX_MFD 135 /* Multiplier */
255*4882a593Smuzhiyun #define MIN_MFD 88 /* Multiplier */
256*4882a593Smuzhiyun #define BUSDIV 6 /* Divider */
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun * Low Power Divider specifications
260*4882a593Smuzhiyun */
261*4882a593Smuzhiyun #define MIN_LPD (1 << 0) /* Divider (not encoded) */
262*4882a593Smuzhiyun #define MAX_LPD (1 << 15) /* Divider (not encoded) */
263*4882a593Smuzhiyun #define DEFAULT_LPD (1 << 1) /* Divider (not encoded) */
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define SYS_CLK_KHZ 80000
266*4882a593Smuzhiyun #define SYSTEM_PERIOD 12.5
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun * SDRAM Timing Parameters
269*4882a593Smuzhiyun */
270*4882a593Smuzhiyun #define SDRAM_BL 8 /* # of beats in a burst */
271*4882a593Smuzhiyun #define SDRAM_TWR 2 /* in clocks */
272*4882a593Smuzhiyun #define SDRAM_CASL 2.5 /* CASL in clocks */
273*4882a593Smuzhiyun #define SDRAM_TRCD 2 /* in clocks */
274*4882a593Smuzhiyun #define SDRAM_TRP 2 /* in clocks */
275*4882a593Smuzhiyun #define SDRAM_TRFC 7 /* in clocks */
276*4882a593Smuzhiyun #define SDRAM_TREFI 7800 /* in ns */
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun #define EXT_SRAM_ADDRESS (0xC0000000)
279*4882a593Smuzhiyun #define FLASH_ADDRESS (0x00000000)
280*4882a593Smuzhiyun #define SDRAM_ADDRESS (0x40000000)
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #define NAND_FLASH_ADDRESS (0xD0000000)
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun void wtm_init(void);
285*4882a593Smuzhiyun void scm_init(void);
286*4882a593Smuzhiyun void gpio_init(void);
287*4882a593Smuzhiyun void fbcs_init(void);
288*4882a593Smuzhiyun void sdramc_init(void);
289*4882a593Smuzhiyun int clock_pll (int fsys, int flags);
290*4882a593Smuzhiyun int clock_limp (int);
291*4882a593Smuzhiyun int clock_exit_limp (void);
292*4882a593Smuzhiyun int get_sys_clock (void);
293*4882a593Smuzhiyun
sysinit(void)294*4882a593Smuzhiyun asmlinkage void __init sysinit(void)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun clock_pll(0, 0);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun wtm_init();
299*4882a593Smuzhiyun scm_init();
300*4882a593Smuzhiyun gpio_init();
301*4882a593Smuzhiyun fbcs_init();
302*4882a593Smuzhiyun sdramc_init();
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
wtm_init(void)305*4882a593Smuzhiyun void wtm_init(void)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun /* Disable watchdog timer */
308*4882a593Smuzhiyun writew(0, MCF_WTM_WCR);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun #define MCF_SCM_BCR_GBW (0x00000100)
312*4882a593Smuzhiyun #define MCF_SCM_BCR_GBR (0x00000200)
313*4882a593Smuzhiyun
scm_init(void)314*4882a593Smuzhiyun void scm_init(void)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun /* All masters are trusted */
317*4882a593Smuzhiyun writel(0x77777777, MCF_SCM_MPR);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* Allow supervisor/user, read/write, and trusted/untrusted
320*4882a593Smuzhiyun access to all slaves */
321*4882a593Smuzhiyun writel(0, MCF_SCM_PACRA);
322*4882a593Smuzhiyun writel(0, MCF_SCM_PACRB);
323*4882a593Smuzhiyun writel(0, MCF_SCM_PACRC);
324*4882a593Smuzhiyun writel(0, MCF_SCM_PACRD);
325*4882a593Smuzhiyun writel(0, MCF_SCM_PACRE);
326*4882a593Smuzhiyun writel(0, MCF_SCM_PACRF);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Enable bursts */
329*4882a593Smuzhiyun writel(MCF_SCM_BCR_GBR | MCF_SCM_BCR_GBW, MCF_SCM_BCR);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun
fbcs_init(void)333*4882a593Smuzhiyun void fbcs_init(void)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun writeb(0x3E, MCFGPIO_PAR_CS);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Latch chip select */
338*4882a593Smuzhiyun writel(0x10080000, MCF_FBCS1_CSAR);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun writel(0x002A3780, MCF_FBCS1_CSCR);
341*4882a593Smuzhiyun writel(MCF_FBCS_CSMR_BAM_2M | MCF_FBCS_CSMR_V, MCF_FBCS1_CSMR);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* Initialize latch to drive signals to inactive states */
344*4882a593Smuzhiyun writew(0xffff, 0x10080000);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* External SRAM */
347*4882a593Smuzhiyun writel(EXT_SRAM_ADDRESS, MCF_FBCS1_CSAR);
348*4882a593Smuzhiyun writel(MCF_FBCS_CSCR_PS_16 |
349*4882a593Smuzhiyun MCF_FBCS_CSCR_AA |
350*4882a593Smuzhiyun MCF_FBCS_CSCR_SBM |
351*4882a593Smuzhiyun MCF_FBCS_CSCR_WS(1),
352*4882a593Smuzhiyun MCF_FBCS1_CSCR);
353*4882a593Smuzhiyun writel(MCF_FBCS_CSMR_BAM_512K | MCF_FBCS_CSMR_V, MCF_FBCS1_CSMR);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /* Boot Flash connected to FBCS0 */
356*4882a593Smuzhiyun writel(FLASH_ADDRESS, MCF_FBCS0_CSAR);
357*4882a593Smuzhiyun writel(MCF_FBCS_CSCR_PS_16 |
358*4882a593Smuzhiyun MCF_FBCS_CSCR_BEM |
359*4882a593Smuzhiyun MCF_FBCS_CSCR_AA |
360*4882a593Smuzhiyun MCF_FBCS_CSCR_SBM |
361*4882a593Smuzhiyun MCF_FBCS_CSCR_WS(7),
362*4882a593Smuzhiyun MCF_FBCS0_CSCR);
363*4882a593Smuzhiyun writel(MCF_FBCS_CSMR_BAM_32M | MCF_FBCS_CSMR_V, MCF_FBCS0_CSMR);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
sdramc_init(void)366*4882a593Smuzhiyun void sdramc_init(void)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun /*
369*4882a593Smuzhiyun * Check to see if the SDRAM has already been initialized
370*4882a593Smuzhiyun * by a run control tool
371*4882a593Smuzhiyun */
372*4882a593Smuzhiyun if (!(readl(MCF_SDRAMC_SDCR) & MCF_SDRAMC_SDCR_REF)) {
373*4882a593Smuzhiyun /* SDRAM chip select initialization */
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Initialize SDRAM chip select */
376*4882a593Smuzhiyun writel(MCF_SDRAMC_SDCS_BA(SDRAM_ADDRESS) |
377*4882a593Smuzhiyun MCF_SDRAMC_SDCS_CSSZ(MCF_SDRAMC_SDCS_CSSZ_32MBYTE),
378*4882a593Smuzhiyun MCF_SDRAMC_SDCS0);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /*
381*4882a593Smuzhiyun * Basic configuration and initialization
382*4882a593Smuzhiyun */
383*4882a593Smuzhiyun writel(MCF_SDRAMC_SDCFG1_SRD2RW((int)((SDRAM_CASL + 2) + 0.5)) |
384*4882a593Smuzhiyun MCF_SDRAMC_SDCFG1_SWT2RD(SDRAM_TWR + 1) |
385*4882a593Smuzhiyun MCF_SDRAMC_SDCFG1_RDLAT((int)((SDRAM_CASL * 2) + 2)) |
386*4882a593Smuzhiyun MCF_SDRAMC_SDCFG1_ACT2RW((int)(SDRAM_TRCD + 0.5)) |
387*4882a593Smuzhiyun MCF_SDRAMC_SDCFG1_PRE2ACT((int)(SDRAM_TRP + 0.5)) |
388*4882a593Smuzhiyun MCF_SDRAMC_SDCFG1_REF2ACT((int)(SDRAM_TRFC + 0.5)) |
389*4882a593Smuzhiyun MCF_SDRAMC_SDCFG1_WTLAT(3),
390*4882a593Smuzhiyun MCF_SDRAMC_SDCFG1);
391*4882a593Smuzhiyun writel(MCF_SDRAMC_SDCFG2_BRD2PRE(SDRAM_BL / 2 + 1) |
392*4882a593Smuzhiyun MCF_SDRAMC_SDCFG2_BWT2RW(SDRAM_BL / 2 + SDRAM_TWR) |
393*4882a593Smuzhiyun MCF_SDRAMC_SDCFG2_BRD2WT((int)((SDRAM_CASL + SDRAM_BL / 2 - 1.0) + 0.5)) |
394*4882a593Smuzhiyun MCF_SDRAMC_SDCFG2_BL(SDRAM_BL - 1),
395*4882a593Smuzhiyun MCF_SDRAMC_SDCFG2);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun * Precharge and enable write to SDMR
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun writel(MCF_SDRAMC_SDCR_MODE_EN |
402*4882a593Smuzhiyun MCF_SDRAMC_SDCR_CKE |
403*4882a593Smuzhiyun MCF_SDRAMC_SDCR_DDR |
404*4882a593Smuzhiyun MCF_SDRAMC_SDCR_MUX(1) |
405*4882a593Smuzhiyun MCF_SDRAMC_SDCR_RCNT((int)(((SDRAM_TREFI / (SYSTEM_PERIOD * 64)) - 1) + 0.5)) |
406*4882a593Smuzhiyun MCF_SDRAMC_SDCR_PS_16 |
407*4882a593Smuzhiyun MCF_SDRAMC_SDCR_IPALL,
408*4882a593Smuzhiyun MCF_SDRAMC_SDCR);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /*
411*4882a593Smuzhiyun * Write extended mode register
412*4882a593Smuzhiyun */
413*4882a593Smuzhiyun writel(MCF_SDRAMC_SDMR_BNKAD_LEMR |
414*4882a593Smuzhiyun MCF_SDRAMC_SDMR_AD(0x0) |
415*4882a593Smuzhiyun MCF_SDRAMC_SDMR_CMD,
416*4882a593Smuzhiyun MCF_SDRAMC_SDMR);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /*
419*4882a593Smuzhiyun * Write mode register and reset DLL
420*4882a593Smuzhiyun */
421*4882a593Smuzhiyun writel(MCF_SDRAMC_SDMR_BNKAD_LMR |
422*4882a593Smuzhiyun MCF_SDRAMC_SDMR_AD(0x163) |
423*4882a593Smuzhiyun MCF_SDRAMC_SDMR_CMD,
424*4882a593Smuzhiyun MCF_SDRAMC_SDMR);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun * Execute a PALL command
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun writel(readl(MCF_SDRAMC_SDCR) | MCF_SDRAMC_SDCR_IPALL, MCF_SDRAMC_SDCR);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /*
432*4882a593Smuzhiyun * Perform two REF cycles
433*4882a593Smuzhiyun */
434*4882a593Smuzhiyun writel(readl(MCF_SDRAMC_SDCR) | MCF_SDRAMC_SDCR_IREF, MCF_SDRAMC_SDCR);
435*4882a593Smuzhiyun writel(readl(MCF_SDRAMC_SDCR) | MCF_SDRAMC_SDCR_IREF, MCF_SDRAMC_SDCR);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /*
438*4882a593Smuzhiyun * Write mode register and clear reset DLL
439*4882a593Smuzhiyun */
440*4882a593Smuzhiyun writel(MCF_SDRAMC_SDMR_BNKAD_LMR |
441*4882a593Smuzhiyun MCF_SDRAMC_SDMR_AD(0x063) |
442*4882a593Smuzhiyun MCF_SDRAMC_SDMR_CMD,
443*4882a593Smuzhiyun MCF_SDRAMC_SDMR);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /*
446*4882a593Smuzhiyun * Enable auto refresh and lock SDMR
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun writel(readl(MCF_SDRAMC_SDCR) & ~MCF_SDRAMC_SDCR_MODE_EN,
449*4882a593Smuzhiyun MCF_SDRAMC_SDCR);
450*4882a593Smuzhiyun writel(MCF_SDRAMC_SDCR_REF | MCF_SDRAMC_SDCR_DQS_OE(0xC),
451*4882a593Smuzhiyun MCF_SDRAMC_SDCR);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
gpio_init(void)455*4882a593Smuzhiyun void gpio_init(void)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun /* Enable UART0 pins */
458*4882a593Smuzhiyun writew(MCF_GPIO_PAR_UART_PAR_URXD0 | MCF_GPIO_PAR_UART_PAR_UTXD0,
459*4882a593Smuzhiyun MCFGPIO_PAR_UART);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /*
462*4882a593Smuzhiyun * Initialize TIN3 as a GPIO output to enable the write
463*4882a593Smuzhiyun * half of the latch.
464*4882a593Smuzhiyun */
465*4882a593Smuzhiyun writeb(0x00, MCFGPIO_PAR_TIMER);
466*4882a593Smuzhiyun writeb(0x08, MCFGPIO_PDDR_TIMER);
467*4882a593Smuzhiyun writeb(0x00, MCFGPIO_PCLRR_TIMER);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
clock_pll(int fsys,int flags)470*4882a593Smuzhiyun int clock_pll(int fsys, int flags)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun int fref, temp, fout, mfd;
473*4882a593Smuzhiyun u32 i;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun fref = FREF;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (fsys == 0) {
478*4882a593Smuzhiyun /* Return current PLL output */
479*4882a593Smuzhiyun mfd = readb(MCF_PLL_PFDR);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return (fref * mfd / (BUSDIV * 4));
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* Check bounds of requested system clock */
485*4882a593Smuzhiyun if (fsys > MAX_FSYS)
486*4882a593Smuzhiyun fsys = MAX_FSYS;
487*4882a593Smuzhiyun if (fsys < MIN_FSYS)
488*4882a593Smuzhiyun fsys = MIN_FSYS;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /* Multiplying by 100 when calculating the temp value,
491*4882a593Smuzhiyun and then dividing by 100 to calculate the mfd allows
492*4882a593Smuzhiyun for exact values without needing to include floating
493*4882a593Smuzhiyun point libraries. */
494*4882a593Smuzhiyun temp = 100 * fsys / fref;
495*4882a593Smuzhiyun mfd = 4 * BUSDIV * temp / 100;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* Determine the output frequency for selected values */
498*4882a593Smuzhiyun fout = (fref * mfd / (BUSDIV * 4));
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /*
501*4882a593Smuzhiyun * Check to see if the SDRAM has already been initialized.
502*4882a593Smuzhiyun * If it has then the SDRAM needs to be put into self refresh
503*4882a593Smuzhiyun * mode before reprogramming the PLL.
504*4882a593Smuzhiyun */
505*4882a593Smuzhiyun if (readl(MCF_SDRAMC_SDCR) & MCF_SDRAMC_SDCR_REF)
506*4882a593Smuzhiyun /* Put SDRAM into self refresh mode */
507*4882a593Smuzhiyun writel(readl(MCF_SDRAMC_SDCR) & ~MCF_SDRAMC_SDCR_CKE,
508*4882a593Smuzhiyun MCF_SDRAMC_SDCR);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /*
511*4882a593Smuzhiyun * Initialize the PLL to generate the new system clock frequency.
512*4882a593Smuzhiyun * The device must be put into LIMP mode to reprogram the PLL.
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* Enter LIMP mode */
516*4882a593Smuzhiyun clock_limp(DEFAULT_LPD);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* Reprogram PLL for desired fsys */
519*4882a593Smuzhiyun writeb(MCF_PLL_PODR_CPUDIV(BUSDIV/3) | MCF_PLL_PODR_BUSDIV(BUSDIV),
520*4882a593Smuzhiyun MCF_PLL_PODR);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun writeb(mfd, MCF_PLL_PFDR);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* Exit LIMP mode */
525*4882a593Smuzhiyun clock_exit_limp();
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun * Return the SDRAM to normal operation if it is in use.
529*4882a593Smuzhiyun */
530*4882a593Smuzhiyun if (readl(MCF_SDRAMC_SDCR) & MCF_SDRAMC_SDCR_REF)
531*4882a593Smuzhiyun /* Exit self refresh mode */
532*4882a593Smuzhiyun writel(readl(MCF_SDRAMC_SDCR) | MCF_SDRAMC_SDCR_CKE,
533*4882a593Smuzhiyun MCF_SDRAMC_SDCR);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* Errata - workaround for SDRAM opeartion after exiting LIMP mode */
536*4882a593Smuzhiyun writel(MCF_SDRAMC_REFRESH, MCF_SDRAMC_LIMP_FIX);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun /* wait for DQS logic to relock */
539*4882a593Smuzhiyun for (i = 0; i < 0x200; i++)
540*4882a593Smuzhiyun ;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return fout;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
clock_limp(int div)545*4882a593Smuzhiyun int clock_limp(int div)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun u32 temp;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /* Check bounds of divider */
550*4882a593Smuzhiyun if (div < MIN_LPD)
551*4882a593Smuzhiyun div = MIN_LPD;
552*4882a593Smuzhiyun if (div > MAX_LPD)
553*4882a593Smuzhiyun div = MAX_LPD;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* Save of the current value of the SSIDIV so we don't
556*4882a593Smuzhiyun overwrite the value*/
557*4882a593Smuzhiyun temp = readw(MCF_CCM_CDR) & MCF_CCM_CDR_SSIDIV(0xF);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* Apply the divider to the system clock */
560*4882a593Smuzhiyun writew(MCF_CCM_CDR_LPDIV(div) | MCF_CCM_CDR_SSIDIV(temp), MCF_CCM_CDR);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun writew(readw(MCF_CCM_MISCCR) | MCF_CCM_MISCCR_LIMP, MCF_CCM_MISCCR);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun return (FREF/(3*(1 << div)));
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
clock_exit_limp(void)567*4882a593Smuzhiyun int clock_exit_limp(void)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun int fout;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Exit LIMP mode */
572*4882a593Smuzhiyun writew(readw(MCF_CCM_MISCCR) & ~MCF_CCM_MISCCR_LIMP, MCF_CCM_MISCCR);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* Wait for PLL to lock */
575*4882a593Smuzhiyun while (!(readw(MCF_CCM_MISCCR) & MCF_CCM_MISCCR_PLL_LOCK))
576*4882a593Smuzhiyun ;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun fout = get_sys_clock();
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return fout;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
get_sys_clock(void)583*4882a593Smuzhiyun int get_sys_clock(void)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun int divider;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* Test to see if device is in LIMP mode */
588*4882a593Smuzhiyun if (readw(MCF_CCM_MISCCR) & MCF_CCM_MISCCR_LIMP) {
589*4882a593Smuzhiyun divider = readw(MCF_CCM_CDR) & MCF_CCM_CDR_LPDIV(0xF);
590*4882a593Smuzhiyun return (FREF/(2 << divider));
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun else
593*4882a593Smuzhiyun return (FREF * readb(MCF_PLL_PFDR)) / (BUSDIV * 4);
594*4882a593Smuzhiyun }
595