1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /***************************************************************************/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun * m520x.c -- platform support for ColdFire 520x based boards
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2005, Freescale (www.freescale.com)
8*4882a593Smuzhiyun * Copyright (C) 2005, Intec Automation (mike@steroidmicros.com)
9*4882a593Smuzhiyun * Copyright (C) 1999-2007, Greg Ungerer (gerg@snapgear.com)
10*4882a593Smuzhiyun * Copyright (C) 2001-2003, SnapGear Inc. (www.snapgear.com)
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /***************************************************************************/
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/param.h>
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <asm/machdep.h>
20*4882a593Smuzhiyun #include <asm/coldfire.h>
21*4882a593Smuzhiyun #include <asm/mcfsim.h>
22*4882a593Smuzhiyun #include <asm/mcfuart.h>
23*4882a593Smuzhiyun #include <asm/mcfclk.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /***************************************************************************/
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun DEFINE_CLK(0, "flexbus", 2, MCF_CLK);
28*4882a593Smuzhiyun DEFINE_CLK(0, "fec.0", 12, MCF_CLK);
29*4882a593Smuzhiyun DEFINE_CLK(0, "edma", 17, MCF_CLK);
30*4882a593Smuzhiyun DEFINE_CLK(0, "intc.0", 18, MCF_CLK);
31*4882a593Smuzhiyun DEFINE_CLK(0, "iack.0", 21, MCF_CLK);
32*4882a593Smuzhiyun DEFINE_CLK(0, "imx1-i2c.0", 22, MCF_CLK);
33*4882a593Smuzhiyun DEFINE_CLK(0, "mcfqspi.0", 23, MCF_CLK);
34*4882a593Smuzhiyun DEFINE_CLK(0, "mcfuart.0", 24, MCF_BUSCLK);
35*4882a593Smuzhiyun DEFINE_CLK(0, "mcfuart.1", 25, MCF_BUSCLK);
36*4882a593Smuzhiyun DEFINE_CLK(0, "mcfuart.2", 26, MCF_BUSCLK);
37*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.0", 28, MCF_CLK);
38*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.1", 29, MCF_CLK);
39*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.2", 30, MCF_CLK);
40*4882a593Smuzhiyun DEFINE_CLK(0, "mcftmr.3", 31, MCF_CLK);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun DEFINE_CLK(0, "mcfpit.0", 32, MCF_CLK);
43*4882a593Smuzhiyun DEFINE_CLK(0, "mcfpit.1", 33, MCF_CLK);
44*4882a593Smuzhiyun DEFINE_CLK(0, "mcfeport.0", 34, MCF_CLK);
45*4882a593Smuzhiyun DEFINE_CLK(0, "mcfwdt.0", 35, MCF_CLK);
46*4882a593Smuzhiyun DEFINE_CLK(0, "pll.0", 36, MCF_CLK);
47*4882a593Smuzhiyun DEFINE_CLK(0, "sys.0", 40, MCF_BUSCLK);
48*4882a593Smuzhiyun DEFINE_CLK(0, "gpio.0", 41, MCF_BUSCLK);
49*4882a593Smuzhiyun DEFINE_CLK(0, "sdram.0", 42, MCF_CLK);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct clk *mcf_clks[] = {
52*4882a593Smuzhiyun &__clk_0_2, /* flexbus */
53*4882a593Smuzhiyun &__clk_0_12, /* fec.0 */
54*4882a593Smuzhiyun &__clk_0_17, /* edma */
55*4882a593Smuzhiyun &__clk_0_18, /* intc.0 */
56*4882a593Smuzhiyun &__clk_0_21, /* iack.0 */
57*4882a593Smuzhiyun &__clk_0_22, /* imx1-i2c.0 */
58*4882a593Smuzhiyun &__clk_0_23, /* mcfqspi.0 */
59*4882a593Smuzhiyun &__clk_0_24, /* mcfuart.0 */
60*4882a593Smuzhiyun &__clk_0_25, /* mcfuart.1 */
61*4882a593Smuzhiyun &__clk_0_26, /* mcfuart.2 */
62*4882a593Smuzhiyun &__clk_0_28, /* mcftmr.0 */
63*4882a593Smuzhiyun &__clk_0_29, /* mcftmr.1 */
64*4882a593Smuzhiyun &__clk_0_30, /* mcftmr.2 */
65*4882a593Smuzhiyun &__clk_0_31, /* mcftmr.3 */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun &__clk_0_32, /* mcfpit.0 */
68*4882a593Smuzhiyun &__clk_0_33, /* mcfpit.1 */
69*4882a593Smuzhiyun &__clk_0_34, /* mcfeport.0 */
70*4882a593Smuzhiyun &__clk_0_35, /* mcfwdt.0 */
71*4882a593Smuzhiyun &__clk_0_36, /* pll.0 */
72*4882a593Smuzhiyun &__clk_0_40, /* sys.0 */
73*4882a593Smuzhiyun &__clk_0_41, /* gpio.0 */
74*4882a593Smuzhiyun &__clk_0_42, /* sdram.0 */
75*4882a593Smuzhiyun NULL,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static struct clk * const enable_clks[] __initconst = {
79*4882a593Smuzhiyun &__clk_0_2, /* flexbus */
80*4882a593Smuzhiyun &__clk_0_18, /* intc.0 */
81*4882a593Smuzhiyun &__clk_0_21, /* iack.0 */
82*4882a593Smuzhiyun &__clk_0_24, /* mcfuart.0 */
83*4882a593Smuzhiyun &__clk_0_25, /* mcfuart.1 */
84*4882a593Smuzhiyun &__clk_0_26, /* mcfuart.2 */
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun &__clk_0_32, /* mcfpit.0 */
87*4882a593Smuzhiyun &__clk_0_33, /* mcfpit.1 */
88*4882a593Smuzhiyun &__clk_0_34, /* mcfeport.0 */
89*4882a593Smuzhiyun &__clk_0_36, /* pll.0 */
90*4882a593Smuzhiyun &__clk_0_40, /* sys.0 */
91*4882a593Smuzhiyun &__clk_0_41, /* gpio.0 */
92*4882a593Smuzhiyun &__clk_0_42, /* sdram.0 */
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static struct clk * const disable_clks[] __initconst = {
96*4882a593Smuzhiyun &__clk_0_12, /* fec.0 */
97*4882a593Smuzhiyun &__clk_0_17, /* edma */
98*4882a593Smuzhiyun &__clk_0_22, /* imx1-i2c.0 */
99*4882a593Smuzhiyun &__clk_0_23, /* mcfqspi.0 */
100*4882a593Smuzhiyun &__clk_0_28, /* mcftmr.0 */
101*4882a593Smuzhiyun &__clk_0_29, /* mcftmr.1 */
102*4882a593Smuzhiyun &__clk_0_30, /* mcftmr.2 */
103*4882a593Smuzhiyun &__clk_0_31, /* mcftmr.3 */
104*4882a593Smuzhiyun &__clk_0_35, /* mcfwdt.0 */
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun
m520x_clk_init(void)108*4882a593Smuzhiyun static void __init m520x_clk_init(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun unsigned i;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* make sure these clocks are enabled */
113*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(enable_clks); ++i)
114*4882a593Smuzhiyun __clk_init_enabled(enable_clks[i]);
115*4882a593Smuzhiyun /* make sure these clocks are disabled */
116*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(disable_clks); ++i)
117*4882a593Smuzhiyun __clk_init_disabled(disable_clks[i]);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /***************************************************************************/
121*4882a593Smuzhiyun
m520x_qspi_init(void)122*4882a593Smuzhiyun static void __init m520x_qspi_init(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
125*4882a593Smuzhiyun u16 par;
126*4882a593Smuzhiyun /* setup Port QS for QSPI with gpio CS control */
127*4882a593Smuzhiyun writeb(0x3f, MCF_GPIO_PAR_QSPI);
128*4882a593Smuzhiyun /* make U1CTS and U2RTS gpio for cs_control */
129*4882a593Smuzhiyun par = readw(MCF_GPIO_PAR_UART);
130*4882a593Smuzhiyun par &= 0x00ff;
131*4882a593Smuzhiyun writew(par, MCF_GPIO_PAR_UART);
132*4882a593Smuzhiyun #endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /***************************************************************************/
136*4882a593Smuzhiyun
m520x_i2c_init(void)137*4882a593Smuzhiyun static void __init m520x_i2c_init(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_IMX)
140*4882a593Smuzhiyun u8 par;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* setup Port FECI2C Pin Assignment Register for I2C */
143*4882a593Smuzhiyun /* set PAR_SCL to SCL and PAR_SDA to SDA */
144*4882a593Smuzhiyun par = readb(MCF_GPIO_PAR_FECI2C);
145*4882a593Smuzhiyun par |= 0x0f;
146*4882a593Smuzhiyun writeb(par, MCF_GPIO_PAR_FECI2C);
147*4882a593Smuzhiyun #endif /* IS_ENABLED(CONFIG_I2C_IMX) */
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /***************************************************************************/
151*4882a593Smuzhiyun
m520x_uarts_init(void)152*4882a593Smuzhiyun static void __init m520x_uarts_init(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun u16 par;
155*4882a593Smuzhiyun u8 par2;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* UART0 and UART1 GPIO pin setup */
158*4882a593Smuzhiyun par = readw(MCF_GPIO_PAR_UART);
159*4882a593Smuzhiyun par |= MCF_GPIO_PAR_UART_PAR_UTXD0 | MCF_GPIO_PAR_UART_PAR_URXD0;
160*4882a593Smuzhiyun par |= MCF_GPIO_PAR_UART_PAR_UTXD1 | MCF_GPIO_PAR_UART_PAR_URXD1;
161*4882a593Smuzhiyun writew(par, MCF_GPIO_PAR_UART);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* UART1 GPIO pin setup */
164*4882a593Smuzhiyun par2 = readb(MCF_GPIO_PAR_FECI2C);
165*4882a593Smuzhiyun par2 &= ~0x0F;
166*4882a593Smuzhiyun par2 |= MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 |
167*4882a593Smuzhiyun MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2;
168*4882a593Smuzhiyun writeb(par2, MCF_GPIO_PAR_FECI2C);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /***************************************************************************/
172*4882a593Smuzhiyun
m520x_fec_init(void)173*4882a593Smuzhiyun static void __init m520x_fec_init(void)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun u8 v;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* Set multi-function pins to ethernet mode */
178*4882a593Smuzhiyun v = readb(MCF_GPIO_PAR_FEC);
179*4882a593Smuzhiyun writeb(v | 0xf0, MCF_GPIO_PAR_FEC);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun v = readb(MCF_GPIO_PAR_FECI2C);
182*4882a593Smuzhiyun writeb(v | 0x0f, MCF_GPIO_PAR_FECI2C);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /***************************************************************************/
186*4882a593Smuzhiyun
config_BSP(char * commandp,int size)187*4882a593Smuzhiyun void __init config_BSP(char *commandp, int size)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun mach_sched_init = hw_timer_init;
190*4882a593Smuzhiyun m520x_clk_init();
191*4882a593Smuzhiyun m520x_uarts_init();
192*4882a593Smuzhiyun m520x_fec_init();
193*4882a593Smuzhiyun m520x_qspi_init();
194*4882a593Smuzhiyun m520x_i2c_init();
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /***************************************************************************/
198