1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * device.c -- common ColdFire SoC device support
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2011, Greg Ungerer <gerg@uclinux.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is subject to the terms and conditions of the GNU General Public
7*4882a593Smuzhiyun * License. See the file COPYING in the main directory of this archive
8*4882a593Smuzhiyun * for more details.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/spi/spi.h>
15*4882a593Smuzhiyun #include <linux/gpio.h>
16*4882a593Smuzhiyun #include <linux/fec.h>
17*4882a593Smuzhiyun #include <linux/dmaengine.h>
18*4882a593Smuzhiyun #include <asm/traps.h>
19*4882a593Smuzhiyun #include <asm/coldfire.h>
20*4882a593Smuzhiyun #include <asm/mcfsim.h>
21*4882a593Smuzhiyun #include <asm/mcfuart.h>
22*4882a593Smuzhiyun #include <asm/mcfqspi.h>
23*4882a593Smuzhiyun #include <linux/platform_data/edma.h>
24*4882a593Smuzhiyun #include <linux/platform_data/dma-mcf-edma.h>
25*4882a593Smuzhiyun #include <linux/platform_data/mmc-esdhc-mcf.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * All current ColdFire parts contain from 2, 3, 4 or 10 UARTS.
29*4882a593Smuzhiyun */
30*4882a593Smuzhiyun static struct mcf_platform_uart mcf_uart_platform_data[] = {
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun .mapbase = MCFUART_BASE0,
33*4882a593Smuzhiyun .irq = MCF_IRQ_UART0,
34*4882a593Smuzhiyun },
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun .mapbase = MCFUART_BASE1,
37*4882a593Smuzhiyun .irq = MCF_IRQ_UART1,
38*4882a593Smuzhiyun },
39*4882a593Smuzhiyun #ifdef MCFUART_BASE2
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun .mapbase = MCFUART_BASE2,
42*4882a593Smuzhiyun .irq = MCF_IRQ_UART2,
43*4882a593Smuzhiyun },
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun #ifdef MCFUART_BASE3
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun .mapbase = MCFUART_BASE3,
48*4882a593Smuzhiyun .irq = MCF_IRQ_UART3,
49*4882a593Smuzhiyun },
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun #ifdef MCFUART_BASE4
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun .mapbase = MCFUART_BASE4,
54*4882a593Smuzhiyun .irq = MCF_IRQ_UART4,
55*4882a593Smuzhiyun },
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun #ifdef MCFUART_BASE5
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun .mapbase = MCFUART_BASE5,
60*4882a593Smuzhiyun .irq = MCF_IRQ_UART5,
61*4882a593Smuzhiyun },
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun #ifdef MCFUART_BASE6
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun .mapbase = MCFUART_BASE6,
66*4882a593Smuzhiyun .irq = MCF_IRQ_UART6,
67*4882a593Smuzhiyun },
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun #ifdef MCFUART_BASE7
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun .mapbase = MCFUART_BASE7,
72*4882a593Smuzhiyun .irq = MCF_IRQ_UART7,
73*4882a593Smuzhiyun },
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun #ifdef MCFUART_BASE8
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun .mapbase = MCFUART_BASE8,
78*4882a593Smuzhiyun .irq = MCF_IRQ_UART8,
79*4882a593Smuzhiyun },
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun #ifdef MCFUART_BASE9
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun .mapbase = MCFUART_BASE9,
84*4882a593Smuzhiyun .irq = MCF_IRQ_UART9,
85*4882a593Smuzhiyun },
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun { },
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static struct platform_device mcf_uart = {
91*4882a593Smuzhiyun .name = "mcfuart",
92*4882a593Smuzhiyun .id = 0,
93*4882a593Smuzhiyun .dev.platform_data = mcf_uart_platform_data,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_FEC)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #ifdef CONFIG_M5441x
99*4882a593Smuzhiyun #define FEC_NAME "enet-fec"
100*4882a593Smuzhiyun static struct fec_platform_data fec_pdata = {
101*4882a593Smuzhiyun .phy = PHY_INTERFACE_MODE_RMII,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun #define FEC_PDATA (&fec_pdata)
104*4882a593Smuzhiyun #else
105*4882a593Smuzhiyun #define FEC_NAME "fec"
106*4882a593Smuzhiyun #define FEC_PDATA NULL
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun * Some ColdFire cores contain the Fast Ethernet Controller (FEC)
111*4882a593Smuzhiyun * block. It is Freescale's own hardware block. Some ColdFires
112*4882a593Smuzhiyun * have 2 of these.
113*4882a593Smuzhiyun */
114*4882a593Smuzhiyun static struct resource mcf_fec0_resources[] = {
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun .start = MCFFEC_BASE0,
117*4882a593Smuzhiyun .end = MCFFEC_BASE0 + MCFFEC_SIZE0 - 1,
118*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
119*4882a593Smuzhiyun },
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun .start = MCF_IRQ_FECRX0,
122*4882a593Smuzhiyun .end = MCF_IRQ_FECRX0,
123*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
124*4882a593Smuzhiyun },
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun .start = MCF_IRQ_FECTX0,
127*4882a593Smuzhiyun .end = MCF_IRQ_FECTX0,
128*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
129*4882a593Smuzhiyun },
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun .start = MCF_IRQ_FECENTC0,
132*4882a593Smuzhiyun .end = MCF_IRQ_FECENTC0,
133*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
134*4882a593Smuzhiyun },
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static struct platform_device mcf_fec0 = {
138*4882a593Smuzhiyun .name = FEC_NAME,
139*4882a593Smuzhiyun .id = 0,
140*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(mcf_fec0_resources),
141*4882a593Smuzhiyun .resource = mcf_fec0_resources,
142*4882a593Smuzhiyun .dev = {
143*4882a593Smuzhiyun .dma_mask = &mcf_fec0.dev.coherent_dma_mask,
144*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
145*4882a593Smuzhiyun .platform_data = FEC_PDATA,
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #ifdef MCFFEC_BASE1
150*4882a593Smuzhiyun static struct resource mcf_fec1_resources[] = {
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun .start = MCFFEC_BASE1,
153*4882a593Smuzhiyun .end = MCFFEC_BASE1 + MCFFEC_SIZE1 - 1,
154*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
155*4882a593Smuzhiyun },
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun .start = MCF_IRQ_FECRX1,
158*4882a593Smuzhiyun .end = MCF_IRQ_FECRX1,
159*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
160*4882a593Smuzhiyun },
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun .start = MCF_IRQ_FECTX1,
163*4882a593Smuzhiyun .end = MCF_IRQ_FECTX1,
164*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
165*4882a593Smuzhiyun },
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun .start = MCF_IRQ_FECENTC1,
168*4882a593Smuzhiyun .end = MCF_IRQ_FECENTC1,
169*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
170*4882a593Smuzhiyun },
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static struct platform_device mcf_fec1 = {
174*4882a593Smuzhiyun .name = FEC_NAME,
175*4882a593Smuzhiyun .id = 1,
176*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(mcf_fec1_resources),
177*4882a593Smuzhiyun .resource = mcf_fec1_resources,
178*4882a593Smuzhiyun .dev = {
179*4882a593Smuzhiyun .dma_mask = &mcf_fec1.dev.coherent_dma_mask,
180*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
181*4882a593Smuzhiyun .platform_data = FEC_PDATA,
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun #endif /* MCFFEC_BASE1 */
185*4882a593Smuzhiyun #endif /* CONFIG_FEC */
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun * The ColdFire QSPI module is an SPI protocol hardware block used
190*4882a593Smuzhiyun * on a number of different ColdFire CPUs.
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun static struct resource mcf_qspi_resources[] = {
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun .start = MCFQSPI_BASE,
195*4882a593Smuzhiyun .end = MCFQSPI_BASE + MCFQSPI_SIZE - 1,
196*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
197*4882a593Smuzhiyun },
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun .start = MCF_IRQ_QSPI,
200*4882a593Smuzhiyun .end = MCF_IRQ_QSPI,
201*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
202*4882a593Smuzhiyun },
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
mcf_cs_setup(struct mcfqspi_cs_control * cs_control)205*4882a593Smuzhiyun static int mcf_cs_setup(struct mcfqspi_cs_control *cs_control)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun int status;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun status = gpio_request(MCFQSPI_CS0, "MCFQSPI_CS0");
210*4882a593Smuzhiyun if (status) {
211*4882a593Smuzhiyun pr_debug("gpio_request for MCFQSPI_CS0 failed\n");
212*4882a593Smuzhiyun goto fail0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun status = gpio_direction_output(MCFQSPI_CS0, 1);
215*4882a593Smuzhiyun if (status) {
216*4882a593Smuzhiyun pr_debug("gpio_direction_output for MCFQSPI_CS0 failed\n");
217*4882a593Smuzhiyun goto fail1;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun status = gpio_request(MCFQSPI_CS1, "MCFQSPI_CS1");
221*4882a593Smuzhiyun if (status) {
222*4882a593Smuzhiyun pr_debug("gpio_request for MCFQSPI_CS1 failed\n");
223*4882a593Smuzhiyun goto fail1;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun status = gpio_direction_output(MCFQSPI_CS1, 1);
226*4882a593Smuzhiyun if (status) {
227*4882a593Smuzhiyun pr_debug("gpio_direction_output for MCFQSPI_CS1 failed\n");
228*4882a593Smuzhiyun goto fail2;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun status = gpio_request(MCFQSPI_CS2, "MCFQSPI_CS2");
232*4882a593Smuzhiyun if (status) {
233*4882a593Smuzhiyun pr_debug("gpio_request for MCFQSPI_CS2 failed\n");
234*4882a593Smuzhiyun goto fail2;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun status = gpio_direction_output(MCFQSPI_CS2, 1);
237*4882a593Smuzhiyun if (status) {
238*4882a593Smuzhiyun pr_debug("gpio_direction_output for MCFQSPI_CS2 failed\n");
239*4882a593Smuzhiyun goto fail3;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #ifdef MCFQSPI_CS3
243*4882a593Smuzhiyun status = gpio_request(MCFQSPI_CS3, "MCFQSPI_CS3");
244*4882a593Smuzhiyun if (status) {
245*4882a593Smuzhiyun pr_debug("gpio_request for MCFQSPI_CS3 failed\n");
246*4882a593Smuzhiyun goto fail3;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun status = gpio_direction_output(MCFQSPI_CS3, 1);
249*4882a593Smuzhiyun if (status) {
250*4882a593Smuzhiyun pr_debug("gpio_direction_output for MCFQSPI_CS3 failed\n");
251*4882a593Smuzhiyun gpio_free(MCFQSPI_CS3);
252*4882a593Smuzhiyun goto fail3;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun #endif
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun return 0;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun fail3:
259*4882a593Smuzhiyun gpio_free(MCFQSPI_CS2);
260*4882a593Smuzhiyun fail2:
261*4882a593Smuzhiyun gpio_free(MCFQSPI_CS1);
262*4882a593Smuzhiyun fail1:
263*4882a593Smuzhiyun gpio_free(MCFQSPI_CS0);
264*4882a593Smuzhiyun fail0:
265*4882a593Smuzhiyun return status;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
mcf_cs_teardown(struct mcfqspi_cs_control * cs_control)268*4882a593Smuzhiyun static void mcf_cs_teardown(struct mcfqspi_cs_control *cs_control)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun #ifdef MCFQSPI_CS3
271*4882a593Smuzhiyun gpio_free(MCFQSPI_CS3);
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun gpio_free(MCFQSPI_CS2);
274*4882a593Smuzhiyun gpio_free(MCFQSPI_CS1);
275*4882a593Smuzhiyun gpio_free(MCFQSPI_CS0);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
mcf_cs_select(struct mcfqspi_cs_control * cs_control,u8 chip_select,bool cs_high)278*4882a593Smuzhiyun static void mcf_cs_select(struct mcfqspi_cs_control *cs_control,
279*4882a593Smuzhiyun u8 chip_select, bool cs_high)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun switch (chip_select) {
282*4882a593Smuzhiyun case 0:
283*4882a593Smuzhiyun gpio_set_value(MCFQSPI_CS0, cs_high);
284*4882a593Smuzhiyun break;
285*4882a593Smuzhiyun case 1:
286*4882a593Smuzhiyun gpio_set_value(MCFQSPI_CS1, cs_high);
287*4882a593Smuzhiyun break;
288*4882a593Smuzhiyun case 2:
289*4882a593Smuzhiyun gpio_set_value(MCFQSPI_CS2, cs_high);
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun #ifdef MCFQSPI_CS3
292*4882a593Smuzhiyun case 3:
293*4882a593Smuzhiyun gpio_set_value(MCFQSPI_CS3, cs_high);
294*4882a593Smuzhiyun break;
295*4882a593Smuzhiyun #endif
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
mcf_cs_deselect(struct mcfqspi_cs_control * cs_control,u8 chip_select,bool cs_high)299*4882a593Smuzhiyun static void mcf_cs_deselect(struct mcfqspi_cs_control *cs_control,
300*4882a593Smuzhiyun u8 chip_select, bool cs_high)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun switch (chip_select) {
303*4882a593Smuzhiyun case 0:
304*4882a593Smuzhiyun gpio_set_value(MCFQSPI_CS0, !cs_high);
305*4882a593Smuzhiyun break;
306*4882a593Smuzhiyun case 1:
307*4882a593Smuzhiyun gpio_set_value(MCFQSPI_CS1, !cs_high);
308*4882a593Smuzhiyun break;
309*4882a593Smuzhiyun case 2:
310*4882a593Smuzhiyun gpio_set_value(MCFQSPI_CS2, !cs_high);
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun #ifdef MCFQSPI_CS3
313*4882a593Smuzhiyun case 3:
314*4882a593Smuzhiyun gpio_set_value(MCFQSPI_CS3, !cs_high);
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun #endif
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun static struct mcfqspi_cs_control mcf_cs_control = {
321*4882a593Smuzhiyun .setup = mcf_cs_setup,
322*4882a593Smuzhiyun .teardown = mcf_cs_teardown,
323*4882a593Smuzhiyun .select = mcf_cs_select,
324*4882a593Smuzhiyun .deselect = mcf_cs_deselect,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static struct mcfqspi_platform_data mcf_qspi_data = {
328*4882a593Smuzhiyun .bus_num = 0,
329*4882a593Smuzhiyun .num_chipselect = 4,
330*4882a593Smuzhiyun .cs_control = &mcf_cs_control,
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static struct platform_device mcf_qspi = {
334*4882a593Smuzhiyun .name = "mcfqspi",
335*4882a593Smuzhiyun .id = 0,
336*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(mcf_qspi_resources),
337*4882a593Smuzhiyun .resource = mcf_qspi_resources,
338*4882a593Smuzhiyun .dev.platform_data = &mcf_qspi_data,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun #endif /* IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI) */
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_IMX)
343*4882a593Smuzhiyun static struct resource mcf_i2c0_resources[] = {
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun .start = MCFI2C_BASE0,
346*4882a593Smuzhiyun .end = MCFI2C_BASE0 + MCFI2C_SIZE0 - 1,
347*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun .start = MCF_IRQ_I2C0,
351*4882a593Smuzhiyun .end = MCF_IRQ_I2C0,
352*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
353*4882a593Smuzhiyun },
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static struct platform_device mcf_i2c0 = {
357*4882a593Smuzhiyun .name = "imx1-i2c",
358*4882a593Smuzhiyun .id = 0,
359*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(mcf_i2c0_resources),
360*4882a593Smuzhiyun .resource = mcf_i2c0_resources,
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun #ifdef MCFI2C_BASE1
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static struct resource mcf_i2c1_resources[] = {
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun .start = MCFI2C_BASE1,
367*4882a593Smuzhiyun .end = MCFI2C_BASE1 + MCFI2C_SIZE1 - 1,
368*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
369*4882a593Smuzhiyun },
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun .start = MCF_IRQ_I2C1,
372*4882a593Smuzhiyun .end = MCF_IRQ_I2C1,
373*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
374*4882a593Smuzhiyun },
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun static struct platform_device mcf_i2c1 = {
378*4882a593Smuzhiyun .name = "imx1-i2c",
379*4882a593Smuzhiyun .id = 1,
380*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(mcf_i2c1_resources),
381*4882a593Smuzhiyun .resource = mcf_i2c1_resources,
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun #endif /* MCFI2C_BASE1 */
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun #ifdef MCFI2C_BASE2
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static struct resource mcf_i2c2_resources[] = {
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun .start = MCFI2C_BASE2,
391*4882a593Smuzhiyun .end = MCFI2C_BASE2 + MCFI2C_SIZE2 - 1,
392*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
393*4882a593Smuzhiyun },
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun .start = MCF_IRQ_I2C2,
396*4882a593Smuzhiyun .end = MCF_IRQ_I2C2,
397*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
398*4882a593Smuzhiyun },
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun static struct platform_device mcf_i2c2 = {
402*4882a593Smuzhiyun .name = "imx1-i2c",
403*4882a593Smuzhiyun .id = 2,
404*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(mcf_i2c2_resources),
405*4882a593Smuzhiyun .resource = mcf_i2c2_resources,
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun #endif /* MCFI2C_BASE2 */
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun #ifdef MCFI2C_BASE3
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun static struct resource mcf_i2c3_resources[] = {
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun .start = MCFI2C_BASE3,
415*4882a593Smuzhiyun .end = MCFI2C_BASE3 + MCFI2C_SIZE3 - 1,
416*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
417*4882a593Smuzhiyun },
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun .start = MCF_IRQ_I2C3,
420*4882a593Smuzhiyun .end = MCF_IRQ_I2C3,
421*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
422*4882a593Smuzhiyun },
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun static struct platform_device mcf_i2c3 = {
426*4882a593Smuzhiyun .name = "imx1-i2c",
427*4882a593Smuzhiyun .id = 3,
428*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(mcf_i2c3_resources),
429*4882a593Smuzhiyun .resource = mcf_i2c3_resources,
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun #endif /* MCFI2C_BASE3 */
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun #ifdef MCFI2C_BASE4
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun static struct resource mcf_i2c4_resources[] = {
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun .start = MCFI2C_BASE4,
439*4882a593Smuzhiyun .end = MCFI2C_BASE4 + MCFI2C_SIZE4 - 1,
440*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
441*4882a593Smuzhiyun },
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun .start = MCF_IRQ_I2C4,
444*4882a593Smuzhiyun .end = MCF_IRQ_I2C4,
445*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
446*4882a593Smuzhiyun },
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun static struct platform_device mcf_i2c4 = {
450*4882a593Smuzhiyun .name = "imx1-i2c",
451*4882a593Smuzhiyun .id = 4,
452*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(mcf_i2c4_resources),
453*4882a593Smuzhiyun .resource = mcf_i2c4_resources,
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun #endif /* MCFI2C_BASE4 */
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun #ifdef MCFI2C_BASE5
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun static struct resource mcf_i2c5_resources[] = {
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun .start = MCFI2C_BASE5,
463*4882a593Smuzhiyun .end = MCFI2C_BASE5 + MCFI2C_SIZE5 - 1,
464*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
465*4882a593Smuzhiyun },
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun .start = MCF_IRQ_I2C5,
468*4882a593Smuzhiyun .end = MCF_IRQ_I2C5,
469*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
470*4882a593Smuzhiyun },
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun static struct platform_device mcf_i2c5 = {
474*4882a593Smuzhiyun .name = "imx1-i2c",
475*4882a593Smuzhiyun .id = 5,
476*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(mcf_i2c5_resources),
477*4882a593Smuzhiyun .resource = mcf_i2c5_resources,
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun #endif /* MCFI2C_BASE5 */
481*4882a593Smuzhiyun #endif /* IS_ENABLED(CONFIG_I2C_IMX) */
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun #ifdef MCFEDMA_BASE
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun static const struct dma_slave_map mcf_edma_map[] = {
486*4882a593Smuzhiyun { "dreq0", "rx-tx", MCF_EDMA_FILTER_PARAM(0) },
487*4882a593Smuzhiyun { "dreq1", "rx-tx", MCF_EDMA_FILTER_PARAM(1) },
488*4882a593Smuzhiyun { "uart.0", "rx", MCF_EDMA_FILTER_PARAM(2) },
489*4882a593Smuzhiyun { "uart.0", "tx", MCF_EDMA_FILTER_PARAM(3) },
490*4882a593Smuzhiyun { "uart.1", "rx", MCF_EDMA_FILTER_PARAM(4) },
491*4882a593Smuzhiyun { "uart.1", "tx", MCF_EDMA_FILTER_PARAM(5) },
492*4882a593Smuzhiyun { "uart.2", "rx", MCF_EDMA_FILTER_PARAM(6) },
493*4882a593Smuzhiyun { "uart.2", "tx", MCF_EDMA_FILTER_PARAM(7) },
494*4882a593Smuzhiyun { "timer0", "rx-tx", MCF_EDMA_FILTER_PARAM(8) },
495*4882a593Smuzhiyun { "timer1", "rx-tx", MCF_EDMA_FILTER_PARAM(9) },
496*4882a593Smuzhiyun { "timer2", "rx-tx", MCF_EDMA_FILTER_PARAM(10) },
497*4882a593Smuzhiyun { "timer3", "rx-tx", MCF_EDMA_FILTER_PARAM(11) },
498*4882a593Smuzhiyun { "fsl-dspi.0", "rx", MCF_EDMA_FILTER_PARAM(12) },
499*4882a593Smuzhiyun { "fsl-dspi.0", "tx", MCF_EDMA_FILTER_PARAM(13) },
500*4882a593Smuzhiyun { "fsl-dspi.1", "rx", MCF_EDMA_FILTER_PARAM(14) },
501*4882a593Smuzhiyun { "fsl-dspi.1", "tx", MCF_EDMA_FILTER_PARAM(15) },
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static struct mcf_edma_platform_data mcf_edma_data = {
505*4882a593Smuzhiyun .dma_channels = 64,
506*4882a593Smuzhiyun .slave_map = mcf_edma_map,
507*4882a593Smuzhiyun .slavecnt = ARRAY_SIZE(mcf_edma_map),
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static struct resource mcf_edma_resources[] = {
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun .start = MCFEDMA_BASE,
513*4882a593Smuzhiyun .end = MCFEDMA_BASE + MCFEDMA_SIZE - 1,
514*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
515*4882a593Smuzhiyun },
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun .start = MCFEDMA_IRQ_INTR0,
518*4882a593Smuzhiyun .end = MCFEDMA_IRQ_INTR0 + 15,
519*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
520*4882a593Smuzhiyun .name = "edma-tx-00-15",
521*4882a593Smuzhiyun },
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun .start = MCFEDMA_IRQ_INTR16,
524*4882a593Smuzhiyun .end = MCFEDMA_IRQ_INTR16 + 39,
525*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
526*4882a593Smuzhiyun .name = "edma-tx-16-55",
527*4882a593Smuzhiyun },
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun .start = MCFEDMA_IRQ_INTR56,
530*4882a593Smuzhiyun .end = MCFEDMA_IRQ_INTR56,
531*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
532*4882a593Smuzhiyun .name = "edma-tx-56-63",
533*4882a593Smuzhiyun },
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun .start = MCFEDMA_IRQ_ERR,
536*4882a593Smuzhiyun .end = MCFEDMA_IRQ_ERR,
537*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
538*4882a593Smuzhiyun .name = "edma-err",
539*4882a593Smuzhiyun },
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static u64 mcf_edma_dmamask = DMA_BIT_MASK(32);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun static struct platform_device mcf_edma = {
545*4882a593Smuzhiyun .name = "mcf-edma",
546*4882a593Smuzhiyun .id = 0,
547*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(mcf_edma_resources),
548*4882a593Smuzhiyun .resource = mcf_edma_resources,
549*4882a593Smuzhiyun .dev = {
550*4882a593Smuzhiyun .dma_mask = &mcf_edma_dmamask,
551*4882a593Smuzhiyun .coherent_dma_mask = DMA_BIT_MASK(32),
552*4882a593Smuzhiyun .platform_data = &mcf_edma_data,
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun #endif /* MCFEDMA_BASE */
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun #ifdef MCFSDHC_BASE
558*4882a593Smuzhiyun static struct mcf_esdhc_platform_data mcf_esdhc_data = {
559*4882a593Smuzhiyun .max_bus_width = 4,
560*4882a593Smuzhiyun .cd_type = ESDHC_CD_NONE,
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun static struct resource mcf_esdhc_resources[] = {
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun .start = MCFSDHC_BASE,
566*4882a593Smuzhiyun .end = MCFSDHC_BASE + MCFSDHC_SIZE - 1,
567*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
568*4882a593Smuzhiyun }, {
569*4882a593Smuzhiyun .start = MCF_IRQ_SDHC,
570*4882a593Smuzhiyun .end = MCF_IRQ_SDHC,
571*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
572*4882a593Smuzhiyun },
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun static struct platform_device mcf_esdhc = {
576*4882a593Smuzhiyun .name = "sdhci-esdhc-mcf",
577*4882a593Smuzhiyun .id = 0,
578*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(mcf_esdhc_resources),
579*4882a593Smuzhiyun .resource = mcf_esdhc_resources,
580*4882a593Smuzhiyun .dev.platform_data = &mcf_esdhc_data,
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun #endif /* MCFSDHC_BASE */
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun static struct platform_device *mcf_devices[] __initdata = {
585*4882a593Smuzhiyun &mcf_uart,
586*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_FEC)
587*4882a593Smuzhiyun &mcf_fec0,
588*4882a593Smuzhiyun #ifdef MCFFEC_BASE1
589*4882a593Smuzhiyun &mcf_fec1,
590*4882a593Smuzhiyun #endif
591*4882a593Smuzhiyun #endif
592*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SPI_COLDFIRE_QSPI)
593*4882a593Smuzhiyun &mcf_qspi,
594*4882a593Smuzhiyun #endif
595*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_I2C_IMX)
596*4882a593Smuzhiyun &mcf_i2c0,
597*4882a593Smuzhiyun #ifdef MCFI2C_BASE1
598*4882a593Smuzhiyun &mcf_i2c1,
599*4882a593Smuzhiyun #endif
600*4882a593Smuzhiyun #ifdef MCFI2C_BASE2
601*4882a593Smuzhiyun &mcf_i2c2,
602*4882a593Smuzhiyun #endif
603*4882a593Smuzhiyun #ifdef MCFI2C_BASE3
604*4882a593Smuzhiyun &mcf_i2c3,
605*4882a593Smuzhiyun #endif
606*4882a593Smuzhiyun #ifdef MCFI2C_BASE4
607*4882a593Smuzhiyun &mcf_i2c4,
608*4882a593Smuzhiyun #endif
609*4882a593Smuzhiyun #ifdef MCFI2C_BASE5
610*4882a593Smuzhiyun &mcf_i2c5,
611*4882a593Smuzhiyun #endif
612*4882a593Smuzhiyun #endif
613*4882a593Smuzhiyun #ifdef MCFEDMA_BASE
614*4882a593Smuzhiyun &mcf_edma,
615*4882a593Smuzhiyun #endif
616*4882a593Smuzhiyun #ifdef MCFSDHC_BASE
617*4882a593Smuzhiyun &mcf_esdhc,
618*4882a593Smuzhiyun #endif
619*4882a593Smuzhiyun };
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun /*
622*4882a593Smuzhiyun * Some ColdFire UARTs let you set the IRQ line to use.
623*4882a593Smuzhiyun */
mcf_uart_set_irq(void)624*4882a593Smuzhiyun static void __init mcf_uart_set_irq(void)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun #ifdef MCFUART_UIVR
627*4882a593Smuzhiyun /* UART0 interrupt setup */
628*4882a593Smuzhiyun writeb(MCFSIM_ICR_LEVEL6 | MCFSIM_ICR_PRI1, MCFSIM_UART1ICR);
629*4882a593Smuzhiyun writeb(MCF_IRQ_UART0, MCFUART_BASE0 + MCFUART_UIVR);
630*4882a593Smuzhiyun mcf_mapirq2imr(MCF_IRQ_UART0, MCFINTC_UART0);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* UART1 interrupt setup */
633*4882a593Smuzhiyun writeb(MCFSIM_ICR_LEVEL6 | MCFSIM_ICR_PRI2, MCFSIM_UART2ICR);
634*4882a593Smuzhiyun writeb(MCF_IRQ_UART1, MCFUART_BASE1 + MCFUART_UIVR);
635*4882a593Smuzhiyun mcf_mapirq2imr(MCF_IRQ_UART1, MCFINTC_UART1);
636*4882a593Smuzhiyun #endif
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
mcf_init_devices(void)639*4882a593Smuzhiyun static int __init mcf_init_devices(void)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun mcf_uart_set_irq();
642*4882a593Smuzhiyun platform_add_devices(mcf_devices, ARRAY_SIZE(mcf_devices));
643*4882a593Smuzhiyun return 0;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun arch_initcall(mcf_init_devices);
647