1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /***************************************************************************/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun * clk.c -- general ColdFire CPU kernel clk handling
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2009, Greg Ungerer (gerg@snapgear.com)
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /***************************************************************************/
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun #include <linux/clk.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/err.h>
19*4882a593Smuzhiyun #include <asm/coldfire.h>
20*4882a593Smuzhiyun #include <asm/mcfsim.h>
21*4882a593Smuzhiyun #include <asm/mcfclk.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static DEFINE_SPINLOCK(clk_lock);
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #ifdef MCFPM_PPMCR0
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * For more advanced ColdFire parts that have clocks that can be enabled
28*4882a593Smuzhiyun * we supply enable/disable functions. These must properly define their
29*4882a593Smuzhiyun * clocks in their platform specific code.
30*4882a593Smuzhiyun */
__clk_init_enabled(struct clk * clk)31*4882a593Smuzhiyun void __clk_init_enabled(struct clk *clk)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun clk->enabled = 1;
34*4882a593Smuzhiyun clk->clk_ops->enable(clk);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
__clk_init_disabled(struct clk * clk)37*4882a593Smuzhiyun void __clk_init_disabled(struct clk *clk)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun clk->enabled = 0;
40*4882a593Smuzhiyun clk->clk_ops->disable(clk);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
__clk_enable0(struct clk * clk)43*4882a593Smuzhiyun static void __clk_enable0(struct clk *clk)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun __raw_writeb(clk->slot, MCFPM_PPMCR0);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
__clk_disable0(struct clk * clk)48*4882a593Smuzhiyun static void __clk_disable0(struct clk *clk)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun __raw_writeb(clk->slot, MCFPM_PPMSR0);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun struct clk_ops clk_ops0 = {
54*4882a593Smuzhiyun .enable = __clk_enable0,
55*4882a593Smuzhiyun .disable = __clk_disable0,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #ifdef MCFPM_PPMCR1
__clk_enable1(struct clk * clk)59*4882a593Smuzhiyun static void __clk_enable1(struct clk *clk)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun __raw_writeb(clk->slot, MCFPM_PPMCR1);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
__clk_disable1(struct clk * clk)64*4882a593Smuzhiyun static void __clk_disable1(struct clk *clk)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun __raw_writeb(clk->slot, MCFPM_PPMSR1);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun struct clk_ops clk_ops1 = {
70*4882a593Smuzhiyun .enable = __clk_enable1,
71*4882a593Smuzhiyun .disable = __clk_disable1,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun #endif /* MCFPM_PPMCR1 */
74*4882a593Smuzhiyun #endif /* MCFPM_PPMCR0 */
75*4882a593Smuzhiyun
clk_get(struct device * dev,const char * id)76*4882a593Smuzhiyun struct clk *clk_get(struct device *dev, const char *id)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun const char *clk_name = dev ? dev_name(dev) : id ? id : NULL;
79*4882a593Smuzhiyun struct clk *clk;
80*4882a593Smuzhiyun unsigned i;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun for (i = 0; (clk = mcf_clks[i]) != NULL; ++i)
83*4882a593Smuzhiyun if (!strcmp(clk->name, clk_name))
84*4882a593Smuzhiyun return clk;
85*4882a593Smuzhiyun pr_warn("clk_get: didn't find clock %s\n", clk_name);
86*4882a593Smuzhiyun return ERR_PTR(-ENOENT);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun EXPORT_SYMBOL(clk_get);
89*4882a593Smuzhiyun
clk_enable(struct clk * clk)90*4882a593Smuzhiyun int clk_enable(struct clk *clk)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun unsigned long flags;
93*4882a593Smuzhiyun spin_lock_irqsave(&clk_lock, flags);
94*4882a593Smuzhiyun if ((clk->enabled++ == 0) && clk->clk_ops)
95*4882a593Smuzhiyun clk->clk_ops->enable(clk);
96*4882a593Smuzhiyun spin_unlock_irqrestore(&clk_lock, flags);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun EXPORT_SYMBOL(clk_enable);
101*4882a593Smuzhiyun
clk_disable(struct clk * clk)102*4882a593Smuzhiyun void clk_disable(struct clk *clk)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun unsigned long flags;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (!clk)
107*4882a593Smuzhiyun return;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun spin_lock_irqsave(&clk_lock, flags);
110*4882a593Smuzhiyun if ((--clk->enabled == 0) && clk->clk_ops)
111*4882a593Smuzhiyun clk->clk_ops->disable(clk);
112*4882a593Smuzhiyun spin_unlock_irqrestore(&clk_lock, flags);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun EXPORT_SYMBOL(clk_disable);
115*4882a593Smuzhiyun
clk_put(struct clk * clk)116*4882a593Smuzhiyun void clk_put(struct clk *clk)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun if (clk->enabled != 0)
119*4882a593Smuzhiyun pr_warn("clk_put %s still enabled\n", clk->name);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun EXPORT_SYMBOL(clk_put);
122*4882a593Smuzhiyun
clk_get_rate(struct clk * clk)123*4882a593Smuzhiyun unsigned long clk_get_rate(struct clk *clk)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun if (!clk)
126*4882a593Smuzhiyun return 0;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return clk->rate;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun EXPORT_SYMBOL(clk_get_rate);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* dummy functions, should not be called */
clk_round_rate(struct clk * clk,unsigned long rate)133*4882a593Smuzhiyun long clk_round_rate(struct clk *clk, unsigned long rate)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun WARN_ON(clk);
136*4882a593Smuzhiyun return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun EXPORT_SYMBOL(clk_round_rate);
139*4882a593Smuzhiyun
clk_set_rate(struct clk * clk,unsigned long rate)140*4882a593Smuzhiyun int clk_set_rate(struct clk *clk, unsigned long rate)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun WARN_ON(clk);
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun EXPORT_SYMBOL(clk_set_rate);
146*4882a593Smuzhiyun
clk_set_parent(struct clk * clk,struct clk * parent)147*4882a593Smuzhiyun int clk_set_parent(struct clk *clk, struct clk *parent)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun WARN_ON(clk);
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun EXPORT_SYMBOL(clk_set_parent);
153*4882a593Smuzhiyun
clk_get_parent(struct clk * clk)154*4882a593Smuzhiyun struct clk *clk_get_parent(struct clk *clk)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun WARN_ON(clk);
157*4882a593Smuzhiyun return NULL;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun EXPORT_SYMBOL(clk_get_parent);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /***************************************************************************/
162