1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * This file contains the Montecito PMU register description tables
4*4882a593Smuzhiyun * and pmc checker used by perfmon.c.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2005-2006 Hewlett-Packard Development Company, L.P.
7*4882a593Smuzhiyun * Contributed by Stephane Eranian <eranian@hpl.hp.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun static int pfm_mont_pmc_check(struct task_struct *task, pfm_context_t *ctx, unsigned int cnum, unsigned long *val, struct pt_regs *regs);
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define RDEP_MONT_ETB (RDEP(38)|RDEP(39)|RDEP(48)|RDEP(49)|RDEP(50)|RDEP(51)|RDEP(52)|RDEP(53)|RDEP(54)|\
12*4882a593Smuzhiyun RDEP(55)|RDEP(56)|RDEP(57)|RDEP(58)|RDEP(59)|RDEP(60)|RDEP(61)|RDEP(62)|RDEP(63))
13*4882a593Smuzhiyun #define RDEP_MONT_DEAR (RDEP(32)|RDEP(33)|RDEP(36))
14*4882a593Smuzhiyun #define RDEP_MONT_IEAR (RDEP(34)|RDEP(35))
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun static pfm_reg_desc_t pfm_mont_pmc_desc[PMU_MAX_PMCS]={
17*4882a593Smuzhiyun /* pmc0 */ { PFM_REG_CONTROL , 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {0,0, 0, 0}},
18*4882a593Smuzhiyun /* pmc1 */ { PFM_REG_CONTROL , 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {0,0, 0, 0}},
19*4882a593Smuzhiyun /* pmc2 */ { PFM_REG_CONTROL , 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {0,0, 0, 0}},
20*4882a593Smuzhiyun /* pmc3 */ { PFM_REG_CONTROL , 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {0,0, 0, 0}},
21*4882a593Smuzhiyun /* pmc4 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(4),0, 0, 0}, {0,0, 0, 0}},
22*4882a593Smuzhiyun /* pmc5 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(5),0, 0, 0}, {0,0, 0, 0}},
23*4882a593Smuzhiyun /* pmc6 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(6),0, 0, 0}, {0,0, 0, 0}},
24*4882a593Smuzhiyun /* pmc7 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(7),0, 0, 0}, {0,0, 0, 0}},
25*4882a593Smuzhiyun /* pmc8 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(8),0, 0, 0}, {0,0, 0, 0}},
26*4882a593Smuzhiyun /* pmc9 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(9),0, 0, 0}, {0,0, 0, 0}},
27*4882a593Smuzhiyun /* pmc10 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(10),0, 0, 0}, {0,0, 0, 0}},
28*4882a593Smuzhiyun /* pmc11 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(11),0, 0, 0}, {0,0, 0, 0}},
29*4882a593Smuzhiyun /* pmc12 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(12),0, 0, 0}, {0,0, 0, 0}},
30*4882a593Smuzhiyun /* pmc13 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(13),0, 0, 0}, {0,0, 0, 0}},
31*4882a593Smuzhiyun /* pmc14 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(14),0, 0, 0}, {0,0, 0, 0}},
32*4882a593Smuzhiyun /* pmc15 */ { PFM_REG_COUNTING, 6, 0x2000000, 0x7c7fff7f, NULL, pfm_mont_pmc_check, {RDEP(15),0, 0, 0}, {0,0, 0, 0}},
33*4882a593Smuzhiyun /* pmc16 */ { PFM_REG_NOTIMPL, },
34*4882a593Smuzhiyun /* pmc17 */ { PFM_REG_NOTIMPL, },
35*4882a593Smuzhiyun /* pmc18 */ { PFM_REG_NOTIMPL, },
36*4882a593Smuzhiyun /* pmc19 */ { PFM_REG_NOTIMPL, },
37*4882a593Smuzhiyun /* pmc20 */ { PFM_REG_NOTIMPL, },
38*4882a593Smuzhiyun /* pmc21 */ { PFM_REG_NOTIMPL, },
39*4882a593Smuzhiyun /* pmc22 */ { PFM_REG_NOTIMPL, },
40*4882a593Smuzhiyun /* pmc23 */ { PFM_REG_NOTIMPL, },
41*4882a593Smuzhiyun /* pmc24 */ { PFM_REG_NOTIMPL, },
42*4882a593Smuzhiyun /* pmc25 */ { PFM_REG_NOTIMPL, },
43*4882a593Smuzhiyun /* pmc26 */ { PFM_REG_NOTIMPL, },
44*4882a593Smuzhiyun /* pmc27 */ { PFM_REG_NOTIMPL, },
45*4882a593Smuzhiyun /* pmc28 */ { PFM_REG_NOTIMPL, },
46*4882a593Smuzhiyun /* pmc29 */ { PFM_REG_NOTIMPL, },
47*4882a593Smuzhiyun /* pmc30 */ { PFM_REG_NOTIMPL, },
48*4882a593Smuzhiyun /* pmc31 */ { PFM_REG_NOTIMPL, },
49*4882a593Smuzhiyun /* pmc32 */ { PFM_REG_CONFIG, 0, 0x30f01ffffffffffUL, 0x30f01ffffffffffUL, NULL, pfm_mont_pmc_check, {0,0, 0, 0}, {0,0, 0, 0}},
50*4882a593Smuzhiyun /* pmc33 */ { PFM_REG_CONFIG, 0, 0x0, 0x1ffffffffffUL, NULL, pfm_mont_pmc_check, {0,0, 0, 0}, {0,0, 0, 0}},
51*4882a593Smuzhiyun /* pmc34 */ { PFM_REG_CONFIG, 0, 0xf01ffffffffffUL, 0xf01ffffffffffUL, NULL, pfm_mont_pmc_check, {0,0, 0, 0}, {0,0, 0, 0}},
52*4882a593Smuzhiyun /* pmc35 */ { PFM_REG_CONFIG, 0, 0x0, 0x1ffffffffffUL, NULL, pfm_mont_pmc_check, {0,0, 0, 0}, {0,0, 0, 0}},
53*4882a593Smuzhiyun /* pmc36 */ { PFM_REG_CONFIG, 0, 0xfffffff0, 0xf, NULL, pfm_mont_pmc_check, {0,0, 0, 0}, {0,0, 0, 0}},
54*4882a593Smuzhiyun /* pmc37 */ { PFM_REG_MONITOR, 4, 0x0, 0x3fff, NULL, pfm_mont_pmc_check, {RDEP_MONT_IEAR, 0, 0, 0}, {0, 0, 0, 0}},
55*4882a593Smuzhiyun /* pmc38 */ { PFM_REG_CONFIG, 0, 0xdb6, 0x2492, NULL, pfm_mont_pmc_check, {0,0, 0, 0}, {0,0, 0, 0}},
56*4882a593Smuzhiyun /* pmc39 */ { PFM_REG_MONITOR, 6, 0x0, 0xffcf, NULL, pfm_mont_pmc_check, {RDEP_MONT_ETB,0, 0, 0}, {0,0, 0, 0}},
57*4882a593Smuzhiyun /* pmc40 */ { PFM_REG_MONITOR, 6, 0x2000000, 0xf01cf, NULL, pfm_mont_pmc_check, {RDEP_MONT_DEAR,0, 0, 0}, {0,0, 0, 0}},
58*4882a593Smuzhiyun /* pmc41 */ { PFM_REG_CONFIG, 0, 0x00002078fefefefeUL, 0x1e00018181818UL, NULL, pfm_mont_pmc_check, {0,0, 0, 0}, {0,0, 0, 0}},
59*4882a593Smuzhiyun /* pmc42 */ { PFM_REG_MONITOR, 6, 0x0, 0x7ff4f, NULL, pfm_mont_pmc_check, {RDEP_MONT_ETB,0, 0, 0}, {0,0, 0, 0}},
60*4882a593Smuzhiyun { PFM_REG_END , 0, 0x0, -1, NULL, NULL, {0,}, {0,}}, /* end marker */
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static pfm_reg_desc_t pfm_mont_pmd_desc[PMU_MAX_PMDS]={
64*4882a593Smuzhiyun /* pmd0 */ { PFM_REG_NOTIMPL, },
65*4882a593Smuzhiyun /* pmd1 */ { PFM_REG_NOTIMPL, },
66*4882a593Smuzhiyun /* pmd2 */ { PFM_REG_NOTIMPL, },
67*4882a593Smuzhiyun /* pmd3 */ { PFM_REG_NOTIMPL, },
68*4882a593Smuzhiyun /* pmd4 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(4),0, 0, 0}},
69*4882a593Smuzhiyun /* pmd5 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(5),0, 0, 0}},
70*4882a593Smuzhiyun /* pmd6 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(6),0, 0, 0}},
71*4882a593Smuzhiyun /* pmd7 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(7),0, 0, 0}},
72*4882a593Smuzhiyun /* pmd8 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(8),0, 0, 0}},
73*4882a593Smuzhiyun /* pmd9 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(9),0, 0, 0}},
74*4882a593Smuzhiyun /* pmd10 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(10),0, 0, 0}},
75*4882a593Smuzhiyun /* pmd11 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(11),0, 0, 0}},
76*4882a593Smuzhiyun /* pmd12 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(12),0, 0, 0}},
77*4882a593Smuzhiyun /* pmd13 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(13),0, 0, 0}},
78*4882a593Smuzhiyun /* pmd14 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(14),0, 0, 0}},
79*4882a593Smuzhiyun /* pmd15 */ { PFM_REG_COUNTING, 0, 0x0, -1, NULL, NULL, {0,0, 0, 0}, {RDEP(15),0, 0, 0}},
80*4882a593Smuzhiyun /* pmd16 */ { PFM_REG_NOTIMPL, },
81*4882a593Smuzhiyun /* pmd17 */ { PFM_REG_NOTIMPL, },
82*4882a593Smuzhiyun /* pmd18 */ { PFM_REG_NOTIMPL, },
83*4882a593Smuzhiyun /* pmd19 */ { PFM_REG_NOTIMPL, },
84*4882a593Smuzhiyun /* pmd20 */ { PFM_REG_NOTIMPL, },
85*4882a593Smuzhiyun /* pmd21 */ { PFM_REG_NOTIMPL, },
86*4882a593Smuzhiyun /* pmd22 */ { PFM_REG_NOTIMPL, },
87*4882a593Smuzhiyun /* pmd23 */ { PFM_REG_NOTIMPL, },
88*4882a593Smuzhiyun /* pmd24 */ { PFM_REG_NOTIMPL, },
89*4882a593Smuzhiyun /* pmd25 */ { PFM_REG_NOTIMPL, },
90*4882a593Smuzhiyun /* pmd26 */ { PFM_REG_NOTIMPL, },
91*4882a593Smuzhiyun /* pmd27 */ { PFM_REG_NOTIMPL, },
92*4882a593Smuzhiyun /* pmd28 */ { PFM_REG_NOTIMPL, },
93*4882a593Smuzhiyun /* pmd29 */ { PFM_REG_NOTIMPL, },
94*4882a593Smuzhiyun /* pmd30 */ { PFM_REG_NOTIMPL, },
95*4882a593Smuzhiyun /* pmd31 */ { PFM_REG_NOTIMPL, },
96*4882a593Smuzhiyun /* pmd32 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP(33)|RDEP(36),0, 0, 0}, {RDEP(40),0, 0, 0}},
97*4882a593Smuzhiyun /* pmd33 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP(32)|RDEP(36),0, 0, 0}, {RDEP(40),0, 0, 0}},
98*4882a593Smuzhiyun /* pmd34 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP(35),0, 0, 0}, {RDEP(37),0, 0, 0}},
99*4882a593Smuzhiyun /* pmd35 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP(34),0, 0, 0}, {RDEP(37),0, 0, 0}},
100*4882a593Smuzhiyun /* pmd36 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP(32)|RDEP(33),0, 0, 0}, {RDEP(40),0, 0, 0}},
101*4882a593Smuzhiyun /* pmd37 */ { PFM_REG_NOTIMPL, },
102*4882a593Smuzhiyun /* pmd38 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
103*4882a593Smuzhiyun /* pmd39 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
104*4882a593Smuzhiyun /* pmd40 */ { PFM_REG_NOTIMPL, },
105*4882a593Smuzhiyun /* pmd41 */ { PFM_REG_NOTIMPL, },
106*4882a593Smuzhiyun /* pmd42 */ { PFM_REG_NOTIMPL, },
107*4882a593Smuzhiyun /* pmd43 */ { PFM_REG_NOTIMPL, },
108*4882a593Smuzhiyun /* pmd44 */ { PFM_REG_NOTIMPL, },
109*4882a593Smuzhiyun /* pmd45 */ { PFM_REG_NOTIMPL, },
110*4882a593Smuzhiyun /* pmd46 */ { PFM_REG_NOTIMPL, },
111*4882a593Smuzhiyun /* pmd47 */ { PFM_REG_NOTIMPL, },
112*4882a593Smuzhiyun /* pmd48 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
113*4882a593Smuzhiyun /* pmd49 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
114*4882a593Smuzhiyun /* pmd50 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
115*4882a593Smuzhiyun /* pmd51 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
116*4882a593Smuzhiyun /* pmd52 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
117*4882a593Smuzhiyun /* pmd53 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
118*4882a593Smuzhiyun /* pmd54 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
119*4882a593Smuzhiyun /* pmd55 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
120*4882a593Smuzhiyun /* pmd56 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
121*4882a593Smuzhiyun /* pmd57 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
122*4882a593Smuzhiyun /* pmd58 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
123*4882a593Smuzhiyun /* pmd59 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
124*4882a593Smuzhiyun /* pmd60 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
125*4882a593Smuzhiyun /* pmd61 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
126*4882a593Smuzhiyun /* pmd62 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
127*4882a593Smuzhiyun /* pmd63 */ { PFM_REG_BUFFER, 0, 0x0, -1, NULL, NULL, {RDEP_MONT_ETB,0, 0, 0}, {RDEP(39),0, 0, 0}},
128*4882a593Smuzhiyun { PFM_REG_END , 0, 0x0, -1, NULL, NULL, {0,}, {0,}}, /* end marker */
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * PMC reserved fields must have their power-up values preserved
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun static int
pfm_mont_reserved(unsigned int cnum,unsigned long * val,struct pt_regs * regs)135*4882a593Smuzhiyun pfm_mont_reserved(unsigned int cnum, unsigned long *val, struct pt_regs *regs)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun unsigned long tmp1, tmp2, ival = *val;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* remove reserved areas from user value */
140*4882a593Smuzhiyun tmp1 = ival & PMC_RSVD_MASK(cnum);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* get reserved fields values */
143*4882a593Smuzhiyun tmp2 = PMC_DFL_VAL(cnum) & ~PMC_RSVD_MASK(cnum);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun *val = tmp1 | tmp2;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun DPRINT(("pmc[%d]=0x%lx, mask=0x%lx, reset=0x%lx, val=0x%lx\n",
148*4882a593Smuzhiyun cnum, ival, PMC_RSVD_MASK(cnum), PMC_DFL_VAL(cnum), *val));
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * task can be NULL if the context is unloaded
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun static int
pfm_mont_pmc_check(struct task_struct * task,pfm_context_t * ctx,unsigned int cnum,unsigned long * val,struct pt_regs * regs)156*4882a593Smuzhiyun pfm_mont_pmc_check(struct task_struct *task, pfm_context_t *ctx, unsigned int cnum, unsigned long *val, struct pt_regs *regs)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun int ret = 0;
159*4882a593Smuzhiyun unsigned long val32 = 0, val38 = 0, val41 = 0;
160*4882a593Smuzhiyun unsigned long tmpval;
161*4882a593Smuzhiyun int check_case1 = 0;
162*4882a593Smuzhiyun int is_loaded;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* first preserve the reserved fields */
165*4882a593Smuzhiyun pfm_mont_reserved(cnum, val, regs);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun tmpval = *val;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* sanity check */
170*4882a593Smuzhiyun if (ctx == NULL) return -EINVAL;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun is_loaded = ctx->ctx_state == PFM_CTX_LOADED || ctx->ctx_state == PFM_CTX_MASKED;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /*
175*4882a593Smuzhiyun * we must clear the debug registers if pmc41 has a value which enable
176*4882a593Smuzhiyun * memory pipeline event constraints. In this case we need to clear the
177*4882a593Smuzhiyun * the debug registers if they have not yet been accessed. This is required
178*4882a593Smuzhiyun * to avoid picking stale state.
179*4882a593Smuzhiyun * PMC41 is "active" if:
180*4882a593Smuzhiyun * one of the pmc41.cfg_dtagXX field is different from 0x3
181*4882a593Smuzhiyun * AND
182*4882a593Smuzhiyun * at the corresponding pmc41.en_dbrpXX is set.
183*4882a593Smuzhiyun * AND
184*4882a593Smuzhiyun * ctx_fl_using_dbreg == 0 (i.e., dbr not yet used)
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun DPRINT(("cnum=%u val=0x%lx, using_dbreg=%d loaded=%d\n", cnum, tmpval, ctx->ctx_fl_using_dbreg, is_loaded));
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (cnum == 41 && is_loaded
189*4882a593Smuzhiyun && (tmpval & 0x1e00000000000UL) && (tmpval & 0x18181818UL) != 0x18181818UL && ctx->ctx_fl_using_dbreg == 0) {
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun DPRINT(("pmc[%d]=0x%lx has active pmc41 settings, clearing dbr\n", cnum, tmpval));
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* don't mix debug with perfmon */
194*4882a593Smuzhiyun if (task && (task->thread.flags & IA64_THREAD_DBG_VALID) != 0) return -EINVAL;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun * a count of 0 will mark the debug registers if:
198*4882a593Smuzhiyun * AND
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun ret = pfm_write_ibr_dbr(PFM_DATA_RR, ctx, NULL, 0, regs);
201*4882a593Smuzhiyun if (ret) return ret;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun * we must clear the (instruction) debug registers if:
205*4882a593Smuzhiyun * pmc38.ig_ibrpX is 0 (enabled)
206*4882a593Smuzhiyun * AND
207*4882a593Smuzhiyun * ctx_fl_using_dbreg == 0 (i.e., dbr not yet used)
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun if (cnum == 38 && is_loaded && ((tmpval & 0x492UL) != 0x492UL) && ctx->ctx_fl_using_dbreg == 0) {
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun DPRINT(("pmc38=0x%lx has active pmc38 settings, clearing ibr\n", tmpval));
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* don't mix debug with perfmon */
214*4882a593Smuzhiyun if (task && (task->thread.flags & IA64_THREAD_DBG_VALID) != 0) return -EINVAL;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun * a count of 0 will mark the debug registers as in use and also
218*4882a593Smuzhiyun * ensure that they are properly cleared.
219*4882a593Smuzhiyun */
220*4882a593Smuzhiyun ret = pfm_write_ibr_dbr(PFM_CODE_RR, ctx, NULL, 0, regs);
221*4882a593Smuzhiyun if (ret) return ret;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun switch(cnum) {
225*4882a593Smuzhiyun case 32: val32 = *val;
226*4882a593Smuzhiyun val38 = ctx->ctx_pmcs[38];
227*4882a593Smuzhiyun val41 = ctx->ctx_pmcs[41];
228*4882a593Smuzhiyun check_case1 = 1;
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun case 38: val38 = *val;
231*4882a593Smuzhiyun val32 = ctx->ctx_pmcs[32];
232*4882a593Smuzhiyun val41 = ctx->ctx_pmcs[41];
233*4882a593Smuzhiyun check_case1 = 1;
234*4882a593Smuzhiyun break;
235*4882a593Smuzhiyun case 41: val41 = *val;
236*4882a593Smuzhiyun val32 = ctx->ctx_pmcs[32];
237*4882a593Smuzhiyun val38 = ctx->ctx_pmcs[38];
238*4882a593Smuzhiyun check_case1 = 1;
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun /* check illegal configuration which can produce inconsistencies in tagging
242*4882a593Smuzhiyun * i-side events in L1D and L2 caches
243*4882a593Smuzhiyun */
244*4882a593Smuzhiyun if (check_case1) {
245*4882a593Smuzhiyun ret = (((val41 >> 45) & 0xf) == 0 && ((val32>>57) & 0x1) == 0)
246*4882a593Smuzhiyun && ((((val38>>1) & 0x3) == 0x2 || ((val38>>1) & 0x3) == 0)
247*4882a593Smuzhiyun || (((val38>>4) & 0x3) == 0x2 || ((val38>>4) & 0x3) == 0));
248*4882a593Smuzhiyun if (ret) {
249*4882a593Smuzhiyun DPRINT(("invalid config pmc38=0x%lx pmc41=0x%lx pmc32=0x%lx\n", val38, val41, val32));
250*4882a593Smuzhiyun return -EINVAL;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun *val = tmpval;
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun * impl_pmcs, impl_pmds are computed at runtime to minimize errors!
259*4882a593Smuzhiyun */
260*4882a593Smuzhiyun static pmu_config_t pmu_conf_mont={
261*4882a593Smuzhiyun .pmu_name = "Montecito",
262*4882a593Smuzhiyun .pmu_family = 0x20,
263*4882a593Smuzhiyun .flags = PFM_PMU_IRQ_RESEND,
264*4882a593Smuzhiyun .ovfl_val = (1UL << 47) - 1,
265*4882a593Smuzhiyun .pmd_desc = pfm_mont_pmd_desc,
266*4882a593Smuzhiyun .pmc_desc = pfm_mont_pmc_desc,
267*4882a593Smuzhiyun .num_ibrs = 8,
268*4882a593Smuzhiyun .num_dbrs = 8,
269*4882a593Smuzhiyun .use_rr_dbregs = 1 /* debug register are use for range retrictions */
270*4882a593Smuzhiyun };
271