1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_IA64_SAL_H
3*4882a593Smuzhiyun #define _ASM_IA64_SAL_H
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun * System Abstraction Layer definitions.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This is based on version 2.5 of the manual "IA-64 System
9*4882a593Smuzhiyun * Abstraction Layer".
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (C) 2001 Intel
12*4882a593Smuzhiyun * Copyright (C) 2002 Jenna Hall <jenna.s.hall@intel.com>
13*4882a593Smuzhiyun * Copyright (C) 2001 Fred Lewis <frederick.v.lewis@intel.com>
14*4882a593Smuzhiyun * Copyright (C) 1998, 1999, 2001, 2003 Hewlett-Packard Co
15*4882a593Smuzhiyun * David Mosberger-Tang <davidm@hpl.hp.com>
16*4882a593Smuzhiyun * Copyright (C) 1999 Srinivasa Prasad Thirumalachar <sprasad@sprasad.engr.sgi.com>
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * 02/01/04 J. Hall Updated Error Record Structures to conform to July 2001
19*4882a593Smuzhiyun * revision of the SAL spec.
20*4882a593Smuzhiyun * 01/01/03 fvlewis Updated Error Record Structures to conform with Nov. 2000
21*4882a593Smuzhiyun * revision of the SAL spec.
22*4882a593Smuzhiyun * 99/09/29 davidm Updated for SAL 2.6.
23*4882a593Smuzhiyun * 00/03/29 cfleck Updated SAL Error Logging info for processor (SAL 2.6)
24*4882a593Smuzhiyun * (plus examples of platform error info structures from smariset @ Intel)
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define IA64_SAL_PLATFORM_FEATURE_BUS_LOCK_BIT 0
28*4882a593Smuzhiyun #define IA64_SAL_PLATFORM_FEATURE_IRQ_REDIR_HINT_BIT 1
29*4882a593Smuzhiyun #define IA64_SAL_PLATFORM_FEATURE_IPI_REDIR_HINT_BIT 2
30*4882a593Smuzhiyun #define IA64_SAL_PLATFORM_FEATURE_ITC_DRIFT_BIT 3
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define IA64_SAL_PLATFORM_FEATURE_BUS_LOCK (1<<IA64_SAL_PLATFORM_FEATURE_BUS_LOCK_BIT)
33*4882a593Smuzhiyun #define IA64_SAL_PLATFORM_FEATURE_IRQ_REDIR_HINT (1<<IA64_SAL_PLATFORM_FEATURE_IRQ_REDIR_HINT_BIT)
34*4882a593Smuzhiyun #define IA64_SAL_PLATFORM_FEATURE_IPI_REDIR_HINT (1<<IA64_SAL_PLATFORM_FEATURE_IPI_REDIR_HINT_BIT)
35*4882a593Smuzhiyun #define IA64_SAL_PLATFORM_FEATURE_ITC_DRIFT (1<<IA64_SAL_PLATFORM_FEATURE_ITC_DRIFT_BIT)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #ifndef __ASSEMBLY__
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include <linux/bcd.h>
40*4882a593Smuzhiyun #include <linux/spinlock.h>
41*4882a593Smuzhiyun #include <linux/efi.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include <asm/pal.h>
44*4882a593Smuzhiyun #include <asm/fpu.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun extern unsigned long sal_systab_phys;
47*4882a593Smuzhiyun extern spinlock_t sal_lock;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* SAL spec _requires_ eight args for each call. */
50*4882a593Smuzhiyun #define __IA64_FW_CALL(entry,result,a0,a1,a2,a3,a4,a5,a6,a7) \
51*4882a593Smuzhiyun result = (*entry)(a0,a1,a2,a3,a4,a5,a6,a7)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun # define IA64_FW_CALL(entry,result,args...) do { \
54*4882a593Smuzhiyun unsigned long __ia64_sc_flags; \
55*4882a593Smuzhiyun struct ia64_fpreg __ia64_sc_fr[6]; \
56*4882a593Smuzhiyun ia64_save_scratch_fpregs(__ia64_sc_fr); \
57*4882a593Smuzhiyun spin_lock_irqsave(&sal_lock, __ia64_sc_flags); \
58*4882a593Smuzhiyun __IA64_FW_CALL(entry, result, args); \
59*4882a593Smuzhiyun spin_unlock_irqrestore(&sal_lock, __ia64_sc_flags); \
60*4882a593Smuzhiyun ia64_load_scratch_fpregs(__ia64_sc_fr); \
61*4882a593Smuzhiyun } while (0)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun # define SAL_CALL(result,args...) \
64*4882a593Smuzhiyun IA64_FW_CALL(ia64_sal, result, args);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun # define SAL_CALL_NOLOCK(result,args...) do { \
67*4882a593Smuzhiyun unsigned long __ia64_scn_flags; \
68*4882a593Smuzhiyun struct ia64_fpreg __ia64_scn_fr[6]; \
69*4882a593Smuzhiyun ia64_save_scratch_fpregs(__ia64_scn_fr); \
70*4882a593Smuzhiyun local_irq_save(__ia64_scn_flags); \
71*4882a593Smuzhiyun __IA64_FW_CALL(ia64_sal, result, args); \
72*4882a593Smuzhiyun local_irq_restore(__ia64_scn_flags); \
73*4882a593Smuzhiyun ia64_load_scratch_fpregs(__ia64_scn_fr); \
74*4882a593Smuzhiyun } while (0)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun # define SAL_CALL_REENTRANT(result,args...) do { \
77*4882a593Smuzhiyun struct ia64_fpreg __ia64_scs_fr[6]; \
78*4882a593Smuzhiyun ia64_save_scratch_fpregs(__ia64_scs_fr); \
79*4882a593Smuzhiyun preempt_disable(); \
80*4882a593Smuzhiyun __IA64_FW_CALL(ia64_sal, result, args); \
81*4882a593Smuzhiyun preempt_enable(); \
82*4882a593Smuzhiyun ia64_load_scratch_fpregs(__ia64_scs_fr); \
83*4882a593Smuzhiyun } while (0)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define SAL_SET_VECTORS 0x01000000
86*4882a593Smuzhiyun #define SAL_GET_STATE_INFO 0x01000001
87*4882a593Smuzhiyun #define SAL_GET_STATE_INFO_SIZE 0x01000002
88*4882a593Smuzhiyun #define SAL_CLEAR_STATE_INFO 0x01000003
89*4882a593Smuzhiyun #define SAL_MC_RENDEZ 0x01000004
90*4882a593Smuzhiyun #define SAL_MC_SET_PARAMS 0x01000005
91*4882a593Smuzhiyun #define SAL_REGISTER_PHYSICAL_ADDR 0x01000006
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define SAL_CACHE_FLUSH 0x01000008
94*4882a593Smuzhiyun #define SAL_CACHE_INIT 0x01000009
95*4882a593Smuzhiyun #define SAL_PCI_CONFIG_READ 0x01000010
96*4882a593Smuzhiyun #define SAL_PCI_CONFIG_WRITE 0x01000011
97*4882a593Smuzhiyun #define SAL_FREQ_BASE 0x01000012
98*4882a593Smuzhiyun #define SAL_PHYSICAL_ID_INFO 0x01000013
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define SAL_UPDATE_PAL 0x01000020
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun struct ia64_sal_retval {
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun * A zero status value indicates call completed without error.
105*4882a593Smuzhiyun * A negative status value indicates reason of call failure.
106*4882a593Smuzhiyun * A positive status value indicates success but an
107*4882a593Smuzhiyun * informational value should be printed (e.g., "reboot for
108*4882a593Smuzhiyun * change to take effect").
109*4882a593Smuzhiyun */
110*4882a593Smuzhiyun long status;
111*4882a593Smuzhiyun unsigned long v0;
112*4882a593Smuzhiyun unsigned long v1;
113*4882a593Smuzhiyun unsigned long v2;
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun typedef struct ia64_sal_retval (*ia64_sal_handler) (u64, ...);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun enum {
119*4882a593Smuzhiyun SAL_FREQ_BASE_PLATFORM = 0,
120*4882a593Smuzhiyun SAL_FREQ_BASE_INTERVAL_TIMER = 1,
121*4882a593Smuzhiyun SAL_FREQ_BASE_REALTIME_CLOCK = 2
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * The SAL system table is followed by a variable number of variable
126*4882a593Smuzhiyun * length descriptors. The structure of these descriptors follows
127*4882a593Smuzhiyun * below.
128*4882a593Smuzhiyun * The defininition follows SAL specs from July 2000
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun struct ia64_sal_systab {
131*4882a593Smuzhiyun u8 signature[4]; /* should be "SST_" */
132*4882a593Smuzhiyun u32 size; /* size of this table in bytes */
133*4882a593Smuzhiyun u8 sal_rev_minor;
134*4882a593Smuzhiyun u8 sal_rev_major;
135*4882a593Smuzhiyun u16 entry_count; /* # of entries in variable portion */
136*4882a593Smuzhiyun u8 checksum;
137*4882a593Smuzhiyun u8 reserved1[7];
138*4882a593Smuzhiyun u8 sal_a_rev_minor;
139*4882a593Smuzhiyun u8 sal_a_rev_major;
140*4882a593Smuzhiyun u8 sal_b_rev_minor;
141*4882a593Smuzhiyun u8 sal_b_rev_major;
142*4882a593Smuzhiyun /* oem_id & product_id: terminating NUL is missing if string is exactly 32 bytes long. */
143*4882a593Smuzhiyun u8 oem_id[32];
144*4882a593Smuzhiyun u8 product_id[32]; /* ASCII product id */
145*4882a593Smuzhiyun u8 reserved2[8];
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun enum sal_systab_entry_type {
149*4882a593Smuzhiyun SAL_DESC_ENTRY_POINT = 0,
150*4882a593Smuzhiyun SAL_DESC_MEMORY = 1,
151*4882a593Smuzhiyun SAL_DESC_PLATFORM_FEATURE = 2,
152*4882a593Smuzhiyun SAL_DESC_TR = 3,
153*4882a593Smuzhiyun SAL_DESC_PTC = 4,
154*4882a593Smuzhiyun SAL_DESC_AP_WAKEUP = 5
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * Entry type: Size:
159*4882a593Smuzhiyun * 0 48
160*4882a593Smuzhiyun * 1 32
161*4882a593Smuzhiyun * 2 16
162*4882a593Smuzhiyun * 3 32
163*4882a593Smuzhiyun * 4 16
164*4882a593Smuzhiyun * 5 16
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun #define SAL_DESC_SIZE(type) "\060\040\020\040\020\020"[(unsigned) type]
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun typedef struct ia64_sal_desc_entry_point {
169*4882a593Smuzhiyun u8 type;
170*4882a593Smuzhiyun u8 reserved1[7];
171*4882a593Smuzhiyun u64 pal_proc;
172*4882a593Smuzhiyun u64 sal_proc;
173*4882a593Smuzhiyun u64 gp;
174*4882a593Smuzhiyun u8 reserved2[16];
175*4882a593Smuzhiyun }ia64_sal_desc_entry_point_t;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun typedef struct ia64_sal_desc_memory {
178*4882a593Smuzhiyun u8 type;
179*4882a593Smuzhiyun u8 used_by_sal; /* needs to be mapped for SAL? */
180*4882a593Smuzhiyun u8 mem_attr; /* current memory attribute setting */
181*4882a593Smuzhiyun u8 access_rights; /* access rights set up by SAL */
182*4882a593Smuzhiyun u8 mem_attr_mask; /* mask of supported memory attributes */
183*4882a593Smuzhiyun u8 reserved1;
184*4882a593Smuzhiyun u8 mem_type; /* memory type */
185*4882a593Smuzhiyun u8 mem_usage; /* memory usage */
186*4882a593Smuzhiyun u64 addr; /* physical address of memory */
187*4882a593Smuzhiyun u32 length; /* length (multiple of 4KB pages) */
188*4882a593Smuzhiyun u32 reserved2;
189*4882a593Smuzhiyun u8 oem_reserved[8];
190*4882a593Smuzhiyun } ia64_sal_desc_memory_t;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun typedef struct ia64_sal_desc_platform_feature {
193*4882a593Smuzhiyun u8 type;
194*4882a593Smuzhiyun u8 feature_mask;
195*4882a593Smuzhiyun u8 reserved1[14];
196*4882a593Smuzhiyun } ia64_sal_desc_platform_feature_t;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun typedef struct ia64_sal_desc_tr {
199*4882a593Smuzhiyun u8 type;
200*4882a593Smuzhiyun u8 tr_type; /* 0 == instruction, 1 == data */
201*4882a593Smuzhiyun u8 regnum; /* translation register number */
202*4882a593Smuzhiyun u8 reserved1[5];
203*4882a593Smuzhiyun u64 addr; /* virtual address of area covered */
204*4882a593Smuzhiyun u64 page_size; /* encoded page size */
205*4882a593Smuzhiyun u8 reserved2[8];
206*4882a593Smuzhiyun } ia64_sal_desc_tr_t;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun typedef struct ia64_sal_desc_ptc {
209*4882a593Smuzhiyun u8 type;
210*4882a593Smuzhiyun u8 reserved1[3];
211*4882a593Smuzhiyun u32 num_domains; /* # of coherence domains */
212*4882a593Smuzhiyun u64 domain_info; /* physical address of domain info table */
213*4882a593Smuzhiyun } ia64_sal_desc_ptc_t;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun typedef struct ia64_sal_ptc_domain_info {
216*4882a593Smuzhiyun u64 proc_count; /* number of processors in domain */
217*4882a593Smuzhiyun u64 proc_list; /* physical address of LID array */
218*4882a593Smuzhiyun } ia64_sal_ptc_domain_info_t;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun typedef struct ia64_sal_ptc_domain_proc_entry {
221*4882a593Smuzhiyun u64 id : 8; /* id of processor */
222*4882a593Smuzhiyun u64 eid : 8; /* eid of processor */
223*4882a593Smuzhiyun } ia64_sal_ptc_domain_proc_entry_t;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define IA64_SAL_AP_EXTERNAL_INT 0
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun typedef struct ia64_sal_desc_ap_wakeup {
229*4882a593Smuzhiyun u8 type;
230*4882a593Smuzhiyun u8 mechanism; /* 0 == external interrupt */
231*4882a593Smuzhiyun u8 reserved1[6];
232*4882a593Smuzhiyun u64 vector; /* interrupt vector in range 0x10-0xff */
233*4882a593Smuzhiyun } ia64_sal_desc_ap_wakeup_t ;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun extern ia64_sal_handler ia64_sal;
236*4882a593Smuzhiyun extern struct ia64_sal_desc_ptc *ia64_ptc_domain_info;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun extern unsigned short sal_revision; /* supported SAL spec revision */
239*4882a593Smuzhiyun extern unsigned short sal_version; /* SAL version; OEM dependent */
240*4882a593Smuzhiyun #define SAL_VERSION_CODE(major, minor) ((bin2bcd(major) << 8) | bin2bcd(minor))
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun extern const char *ia64_sal_strerror (long status);
243*4882a593Smuzhiyun extern void ia64_sal_init (struct ia64_sal_systab *sal_systab);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* SAL information type encodings */
246*4882a593Smuzhiyun enum {
247*4882a593Smuzhiyun SAL_INFO_TYPE_MCA = 0, /* Machine check abort information */
248*4882a593Smuzhiyun SAL_INFO_TYPE_INIT = 1, /* Init information */
249*4882a593Smuzhiyun SAL_INFO_TYPE_CMC = 2, /* Corrected machine check information */
250*4882a593Smuzhiyun SAL_INFO_TYPE_CPE = 3 /* Corrected platform error information */
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Encodings for machine check parameter types */
254*4882a593Smuzhiyun enum {
255*4882a593Smuzhiyun SAL_MC_PARAM_RENDEZ_INT = 1, /* Rendezvous interrupt */
256*4882a593Smuzhiyun SAL_MC_PARAM_RENDEZ_WAKEUP = 2, /* Wakeup */
257*4882a593Smuzhiyun SAL_MC_PARAM_CPE_INT = 3 /* Corrected Platform Error Int */
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Encodings for rendezvous mechanisms */
261*4882a593Smuzhiyun enum {
262*4882a593Smuzhiyun SAL_MC_PARAM_MECHANISM_INT = 1, /* Use interrupt */
263*4882a593Smuzhiyun SAL_MC_PARAM_MECHANISM_MEM = 2 /* Use memory synchronization variable*/
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Encodings for vectors which can be registered by the OS with SAL */
267*4882a593Smuzhiyun enum {
268*4882a593Smuzhiyun SAL_VECTOR_OS_MCA = 0,
269*4882a593Smuzhiyun SAL_VECTOR_OS_INIT = 1,
270*4882a593Smuzhiyun SAL_VECTOR_OS_BOOT_RENDEZ = 2
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* Encodings for mca_opt parameter sent to SAL_MC_SET_PARAMS */
274*4882a593Smuzhiyun #define SAL_MC_PARAM_RZ_ALWAYS 0x1
275*4882a593Smuzhiyun #define SAL_MC_PARAM_BINIT_ESCALATE 0x10
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * Definition of the SAL Error Log from the SAL spec
279*4882a593Smuzhiyun */
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* SAL Error Record Section GUID Definitions */
282*4882a593Smuzhiyun #define SAL_PROC_DEV_ERR_SECT_GUID \
283*4882a593Smuzhiyun EFI_GUID(0xe429faf1, 0x3cb7, 0x11d4, 0xbc, 0xa7, 0x0, 0x80, 0xc7, 0x3c, 0x88, 0x81)
284*4882a593Smuzhiyun #define SAL_PLAT_MEM_DEV_ERR_SECT_GUID \
285*4882a593Smuzhiyun EFI_GUID(0xe429faf2, 0x3cb7, 0x11d4, 0xbc, 0xa7, 0x0, 0x80, 0xc7, 0x3c, 0x88, 0x81)
286*4882a593Smuzhiyun #define SAL_PLAT_SEL_DEV_ERR_SECT_GUID \
287*4882a593Smuzhiyun EFI_GUID(0xe429faf3, 0x3cb7, 0x11d4, 0xbc, 0xa7, 0x0, 0x80, 0xc7, 0x3c, 0x88, 0x81)
288*4882a593Smuzhiyun #define SAL_PLAT_PCI_BUS_ERR_SECT_GUID \
289*4882a593Smuzhiyun EFI_GUID(0xe429faf4, 0x3cb7, 0x11d4, 0xbc, 0xa7, 0x0, 0x80, 0xc7, 0x3c, 0x88, 0x81)
290*4882a593Smuzhiyun #define SAL_PLAT_SMBIOS_DEV_ERR_SECT_GUID \
291*4882a593Smuzhiyun EFI_GUID(0xe429faf5, 0x3cb7, 0x11d4, 0xbc, 0xa7, 0x0, 0x80, 0xc7, 0x3c, 0x88, 0x81)
292*4882a593Smuzhiyun #define SAL_PLAT_PCI_COMP_ERR_SECT_GUID \
293*4882a593Smuzhiyun EFI_GUID(0xe429faf6, 0x3cb7, 0x11d4, 0xbc, 0xa7, 0x0, 0x80, 0xc7, 0x3c, 0x88, 0x81)
294*4882a593Smuzhiyun #define SAL_PLAT_SPECIFIC_ERR_SECT_GUID \
295*4882a593Smuzhiyun EFI_GUID(0xe429faf7, 0x3cb7, 0x11d4, 0xbc, 0xa7, 0x0, 0x80, 0xc7, 0x3c, 0x88, 0x81)
296*4882a593Smuzhiyun #define SAL_PLAT_HOST_CTLR_ERR_SECT_GUID \
297*4882a593Smuzhiyun EFI_GUID(0xe429faf8, 0x3cb7, 0x11d4, 0xbc, 0xa7, 0x0, 0x80, 0xc7, 0x3c, 0x88, 0x81)
298*4882a593Smuzhiyun #define SAL_PLAT_BUS_ERR_SECT_GUID \
299*4882a593Smuzhiyun EFI_GUID(0xe429faf9, 0x3cb7, 0x11d4, 0xbc, 0xa7, 0x0, 0x80, 0xc7, 0x3c, 0x88, 0x81)
300*4882a593Smuzhiyun #define PROCESSOR_ABSTRACTION_LAYER_OVERWRITE_GUID \
301*4882a593Smuzhiyun EFI_GUID(0x6cb0a200, 0x893a, 0x11da, 0x96, 0xd2, 0x0, 0x10, 0x83, 0xff, \
302*4882a593Smuzhiyun 0xca, 0x4d)
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun #define MAX_CACHE_ERRORS 6
305*4882a593Smuzhiyun #define MAX_TLB_ERRORS 6
306*4882a593Smuzhiyun #define MAX_BUS_ERRORS 1
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* Definition of version according to SAL spec for logging purposes */
309*4882a593Smuzhiyun typedef struct sal_log_revision {
310*4882a593Smuzhiyun u8 minor; /* BCD (0..99) */
311*4882a593Smuzhiyun u8 major; /* BCD (0..99) */
312*4882a593Smuzhiyun } sal_log_revision_t;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* Definition of timestamp according to SAL spec for logging purposes */
315*4882a593Smuzhiyun typedef struct sal_log_timestamp {
316*4882a593Smuzhiyun u8 slh_second; /* Second (0..59) */
317*4882a593Smuzhiyun u8 slh_minute; /* Minute (0..59) */
318*4882a593Smuzhiyun u8 slh_hour; /* Hour (0..23) */
319*4882a593Smuzhiyun u8 slh_reserved;
320*4882a593Smuzhiyun u8 slh_day; /* Day (1..31) */
321*4882a593Smuzhiyun u8 slh_month; /* Month (1..12) */
322*4882a593Smuzhiyun u8 slh_year; /* Year (00..99) */
323*4882a593Smuzhiyun u8 slh_century; /* Century (19, 20, 21, ...) */
324*4882a593Smuzhiyun } sal_log_timestamp_t;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* Definition of log record header structures */
327*4882a593Smuzhiyun typedef struct sal_log_record_header {
328*4882a593Smuzhiyun u64 id; /* Unique monotonically increasing ID */
329*4882a593Smuzhiyun sal_log_revision_t revision; /* Major and Minor revision of header */
330*4882a593Smuzhiyun u8 severity; /* Error Severity */
331*4882a593Smuzhiyun u8 validation_bits; /* 0: platform_guid, 1: !timestamp */
332*4882a593Smuzhiyun u32 len; /* Length of this error log in bytes */
333*4882a593Smuzhiyun sal_log_timestamp_t timestamp; /* Timestamp */
334*4882a593Smuzhiyun efi_guid_t platform_guid; /* Unique OEM Platform ID */
335*4882a593Smuzhiyun } sal_log_record_header_t;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define sal_log_severity_recoverable 0
338*4882a593Smuzhiyun #define sal_log_severity_fatal 1
339*4882a593Smuzhiyun #define sal_log_severity_corrected 2
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun * Error Recovery Info (ERI) bit decode. From SAL Spec section B.2.2 Table B-3
343*4882a593Smuzhiyun * Error Section Error_Recovery_Info Field Definition.
344*4882a593Smuzhiyun */
345*4882a593Smuzhiyun #define ERI_NOT_VALID 0x0 /* Error Recovery Field is not valid */
346*4882a593Smuzhiyun #define ERI_NOT_ACCESSIBLE 0x30 /* Resource not accessible */
347*4882a593Smuzhiyun #define ERI_CONTAINMENT_WARN 0x22 /* Corrupt data propagated */
348*4882a593Smuzhiyun #define ERI_UNCORRECTED_ERROR 0x20 /* Uncorrected error */
349*4882a593Smuzhiyun #define ERI_COMPONENT_RESET 0x24 /* Component must be reset */
350*4882a593Smuzhiyun #define ERI_CORR_ERROR_LOG 0x21 /* Corrected error, needs logging */
351*4882a593Smuzhiyun #define ERI_CORR_ERROR_THRESH 0x29 /* Corrected error threshold exceeded */
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* Definition of log section header structures */
354*4882a593Smuzhiyun typedef struct sal_log_sec_header {
355*4882a593Smuzhiyun efi_guid_t guid; /* Unique Section ID */
356*4882a593Smuzhiyun sal_log_revision_t revision; /* Major and Minor revision of Section */
357*4882a593Smuzhiyun u8 error_recovery_info; /* Platform error recovery status */
358*4882a593Smuzhiyun u8 reserved;
359*4882a593Smuzhiyun u32 len; /* Section length */
360*4882a593Smuzhiyun } sal_log_section_hdr_t;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun typedef struct sal_log_mod_error_info {
363*4882a593Smuzhiyun struct {
364*4882a593Smuzhiyun u64 check_info : 1,
365*4882a593Smuzhiyun requestor_identifier : 1,
366*4882a593Smuzhiyun responder_identifier : 1,
367*4882a593Smuzhiyun target_identifier : 1,
368*4882a593Smuzhiyun precise_ip : 1,
369*4882a593Smuzhiyun reserved : 59;
370*4882a593Smuzhiyun } valid;
371*4882a593Smuzhiyun u64 check_info;
372*4882a593Smuzhiyun u64 requestor_identifier;
373*4882a593Smuzhiyun u64 responder_identifier;
374*4882a593Smuzhiyun u64 target_identifier;
375*4882a593Smuzhiyun u64 precise_ip;
376*4882a593Smuzhiyun } sal_log_mod_error_info_t;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun typedef struct sal_processor_static_info {
379*4882a593Smuzhiyun struct {
380*4882a593Smuzhiyun u64 minstate : 1,
381*4882a593Smuzhiyun br : 1,
382*4882a593Smuzhiyun cr : 1,
383*4882a593Smuzhiyun ar : 1,
384*4882a593Smuzhiyun rr : 1,
385*4882a593Smuzhiyun fr : 1,
386*4882a593Smuzhiyun reserved : 58;
387*4882a593Smuzhiyun } valid;
388*4882a593Smuzhiyun pal_min_state_area_t min_state_area;
389*4882a593Smuzhiyun u64 br[8];
390*4882a593Smuzhiyun u64 cr[128];
391*4882a593Smuzhiyun u64 ar[128];
392*4882a593Smuzhiyun u64 rr[8];
393*4882a593Smuzhiyun struct ia64_fpreg __attribute__ ((packed)) fr[128];
394*4882a593Smuzhiyun } sal_processor_static_info_t;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun struct sal_cpuid_info {
397*4882a593Smuzhiyun u64 regs[5];
398*4882a593Smuzhiyun u64 reserved;
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun typedef struct sal_log_processor_info {
402*4882a593Smuzhiyun sal_log_section_hdr_t header;
403*4882a593Smuzhiyun struct {
404*4882a593Smuzhiyun u64 proc_error_map : 1,
405*4882a593Smuzhiyun proc_state_param : 1,
406*4882a593Smuzhiyun proc_cr_lid : 1,
407*4882a593Smuzhiyun psi_static_struct : 1,
408*4882a593Smuzhiyun num_cache_check : 4,
409*4882a593Smuzhiyun num_tlb_check : 4,
410*4882a593Smuzhiyun num_bus_check : 4,
411*4882a593Smuzhiyun num_reg_file_check : 4,
412*4882a593Smuzhiyun num_ms_check : 4,
413*4882a593Smuzhiyun cpuid_info : 1,
414*4882a593Smuzhiyun reserved1 : 39;
415*4882a593Smuzhiyun } valid;
416*4882a593Smuzhiyun u64 proc_error_map;
417*4882a593Smuzhiyun u64 proc_state_parameter;
418*4882a593Smuzhiyun u64 proc_cr_lid;
419*4882a593Smuzhiyun /*
420*4882a593Smuzhiyun * The rest of this structure consists of variable-length arrays, which can't be
421*4882a593Smuzhiyun * expressed in C.
422*4882a593Smuzhiyun */
423*4882a593Smuzhiyun sal_log_mod_error_info_t info[0];
424*4882a593Smuzhiyun /*
425*4882a593Smuzhiyun * This is what the rest looked like if C supported variable-length arrays:
426*4882a593Smuzhiyun *
427*4882a593Smuzhiyun * sal_log_mod_error_info_t cache_check_info[.valid.num_cache_check];
428*4882a593Smuzhiyun * sal_log_mod_error_info_t tlb_check_info[.valid.num_tlb_check];
429*4882a593Smuzhiyun * sal_log_mod_error_info_t bus_check_info[.valid.num_bus_check];
430*4882a593Smuzhiyun * sal_log_mod_error_info_t reg_file_check_info[.valid.num_reg_file_check];
431*4882a593Smuzhiyun * sal_log_mod_error_info_t ms_check_info[.valid.num_ms_check];
432*4882a593Smuzhiyun * struct sal_cpuid_info cpuid_info;
433*4882a593Smuzhiyun * sal_processor_static_info_t processor_static_info;
434*4882a593Smuzhiyun */
435*4882a593Smuzhiyun } sal_log_processor_info_t;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun /* Given a sal_log_processor_info_t pointer, return a pointer to the processor_static_info: */
438*4882a593Smuzhiyun #define SAL_LPI_PSI_INFO(l) \
439*4882a593Smuzhiyun ({ sal_log_processor_info_t *_l = (l); \
440*4882a593Smuzhiyun ((sal_processor_static_info_t *) \
441*4882a593Smuzhiyun ((char *) _l->info + ((_l->valid.num_cache_check + _l->valid.num_tlb_check \
442*4882a593Smuzhiyun + _l->valid.num_bus_check + _l->valid.num_reg_file_check \
443*4882a593Smuzhiyun + _l->valid.num_ms_check) * sizeof(sal_log_mod_error_info_t) \
444*4882a593Smuzhiyun + sizeof(struct sal_cpuid_info)))); \
445*4882a593Smuzhiyun })
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* platform error log structures */
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun typedef struct sal_log_mem_dev_err_info {
450*4882a593Smuzhiyun sal_log_section_hdr_t header;
451*4882a593Smuzhiyun struct {
452*4882a593Smuzhiyun u64 error_status : 1,
453*4882a593Smuzhiyun physical_addr : 1,
454*4882a593Smuzhiyun addr_mask : 1,
455*4882a593Smuzhiyun node : 1,
456*4882a593Smuzhiyun card : 1,
457*4882a593Smuzhiyun module : 1,
458*4882a593Smuzhiyun bank : 1,
459*4882a593Smuzhiyun device : 1,
460*4882a593Smuzhiyun row : 1,
461*4882a593Smuzhiyun column : 1,
462*4882a593Smuzhiyun bit_position : 1,
463*4882a593Smuzhiyun requestor_id : 1,
464*4882a593Smuzhiyun responder_id : 1,
465*4882a593Smuzhiyun target_id : 1,
466*4882a593Smuzhiyun bus_spec_data : 1,
467*4882a593Smuzhiyun oem_id : 1,
468*4882a593Smuzhiyun oem_data : 1,
469*4882a593Smuzhiyun reserved : 47;
470*4882a593Smuzhiyun } valid;
471*4882a593Smuzhiyun u64 error_status;
472*4882a593Smuzhiyun u64 physical_addr;
473*4882a593Smuzhiyun u64 addr_mask;
474*4882a593Smuzhiyun u16 node;
475*4882a593Smuzhiyun u16 card;
476*4882a593Smuzhiyun u16 module;
477*4882a593Smuzhiyun u16 bank;
478*4882a593Smuzhiyun u16 device;
479*4882a593Smuzhiyun u16 row;
480*4882a593Smuzhiyun u16 column;
481*4882a593Smuzhiyun u16 bit_position;
482*4882a593Smuzhiyun u64 requestor_id;
483*4882a593Smuzhiyun u64 responder_id;
484*4882a593Smuzhiyun u64 target_id;
485*4882a593Smuzhiyun u64 bus_spec_data;
486*4882a593Smuzhiyun u8 oem_id[16];
487*4882a593Smuzhiyun u8 oem_data[1]; /* Variable length data */
488*4882a593Smuzhiyun } sal_log_mem_dev_err_info_t;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun typedef struct sal_log_sel_dev_err_info {
491*4882a593Smuzhiyun sal_log_section_hdr_t header;
492*4882a593Smuzhiyun struct {
493*4882a593Smuzhiyun u64 record_id : 1,
494*4882a593Smuzhiyun record_type : 1,
495*4882a593Smuzhiyun generator_id : 1,
496*4882a593Smuzhiyun evm_rev : 1,
497*4882a593Smuzhiyun sensor_type : 1,
498*4882a593Smuzhiyun sensor_num : 1,
499*4882a593Smuzhiyun event_dir : 1,
500*4882a593Smuzhiyun event_data1 : 1,
501*4882a593Smuzhiyun event_data2 : 1,
502*4882a593Smuzhiyun event_data3 : 1,
503*4882a593Smuzhiyun reserved : 54;
504*4882a593Smuzhiyun } valid;
505*4882a593Smuzhiyun u16 record_id;
506*4882a593Smuzhiyun u8 record_type;
507*4882a593Smuzhiyun u8 timestamp[4];
508*4882a593Smuzhiyun u16 generator_id;
509*4882a593Smuzhiyun u8 evm_rev;
510*4882a593Smuzhiyun u8 sensor_type;
511*4882a593Smuzhiyun u8 sensor_num;
512*4882a593Smuzhiyun u8 event_dir;
513*4882a593Smuzhiyun u8 event_data1;
514*4882a593Smuzhiyun u8 event_data2;
515*4882a593Smuzhiyun u8 event_data3;
516*4882a593Smuzhiyun } sal_log_sel_dev_err_info_t;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun typedef struct sal_log_pci_bus_err_info {
519*4882a593Smuzhiyun sal_log_section_hdr_t header;
520*4882a593Smuzhiyun struct {
521*4882a593Smuzhiyun u64 err_status : 1,
522*4882a593Smuzhiyun err_type : 1,
523*4882a593Smuzhiyun bus_id : 1,
524*4882a593Smuzhiyun bus_address : 1,
525*4882a593Smuzhiyun bus_data : 1,
526*4882a593Smuzhiyun bus_cmd : 1,
527*4882a593Smuzhiyun requestor_id : 1,
528*4882a593Smuzhiyun responder_id : 1,
529*4882a593Smuzhiyun target_id : 1,
530*4882a593Smuzhiyun oem_data : 1,
531*4882a593Smuzhiyun reserved : 54;
532*4882a593Smuzhiyun } valid;
533*4882a593Smuzhiyun u64 err_status;
534*4882a593Smuzhiyun u16 err_type;
535*4882a593Smuzhiyun u16 bus_id;
536*4882a593Smuzhiyun u32 reserved;
537*4882a593Smuzhiyun u64 bus_address;
538*4882a593Smuzhiyun u64 bus_data;
539*4882a593Smuzhiyun u64 bus_cmd;
540*4882a593Smuzhiyun u64 requestor_id;
541*4882a593Smuzhiyun u64 responder_id;
542*4882a593Smuzhiyun u64 target_id;
543*4882a593Smuzhiyun u8 oem_data[1]; /* Variable length data */
544*4882a593Smuzhiyun } sal_log_pci_bus_err_info_t;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun typedef struct sal_log_smbios_dev_err_info {
547*4882a593Smuzhiyun sal_log_section_hdr_t header;
548*4882a593Smuzhiyun struct {
549*4882a593Smuzhiyun u64 event_type : 1,
550*4882a593Smuzhiyun length : 1,
551*4882a593Smuzhiyun time_stamp : 1,
552*4882a593Smuzhiyun data : 1,
553*4882a593Smuzhiyun reserved1 : 60;
554*4882a593Smuzhiyun } valid;
555*4882a593Smuzhiyun u8 event_type;
556*4882a593Smuzhiyun u8 length;
557*4882a593Smuzhiyun u8 time_stamp[6];
558*4882a593Smuzhiyun u8 data[1]; /* data of variable length, length == slsmb_length */
559*4882a593Smuzhiyun } sal_log_smbios_dev_err_info_t;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun typedef struct sal_log_pci_comp_err_info {
562*4882a593Smuzhiyun sal_log_section_hdr_t header;
563*4882a593Smuzhiyun struct {
564*4882a593Smuzhiyun u64 err_status : 1,
565*4882a593Smuzhiyun comp_info : 1,
566*4882a593Smuzhiyun num_mem_regs : 1,
567*4882a593Smuzhiyun num_io_regs : 1,
568*4882a593Smuzhiyun reg_data_pairs : 1,
569*4882a593Smuzhiyun oem_data : 1,
570*4882a593Smuzhiyun reserved : 58;
571*4882a593Smuzhiyun } valid;
572*4882a593Smuzhiyun u64 err_status;
573*4882a593Smuzhiyun struct {
574*4882a593Smuzhiyun u16 vendor_id;
575*4882a593Smuzhiyun u16 device_id;
576*4882a593Smuzhiyun u8 class_code[3];
577*4882a593Smuzhiyun u8 func_num;
578*4882a593Smuzhiyun u8 dev_num;
579*4882a593Smuzhiyun u8 bus_num;
580*4882a593Smuzhiyun u8 seg_num;
581*4882a593Smuzhiyun u8 reserved[5];
582*4882a593Smuzhiyun } comp_info;
583*4882a593Smuzhiyun u32 num_mem_regs;
584*4882a593Smuzhiyun u32 num_io_regs;
585*4882a593Smuzhiyun u64 reg_data_pairs[1];
586*4882a593Smuzhiyun /*
587*4882a593Smuzhiyun * array of address/data register pairs is num_mem_regs + num_io_regs elements
588*4882a593Smuzhiyun * long. Each array element consists of a u64 address followed by a u64 data
589*4882a593Smuzhiyun * value. The oem_data array immediately follows the reg_data_pairs array
590*4882a593Smuzhiyun */
591*4882a593Smuzhiyun u8 oem_data[1]; /* Variable length data */
592*4882a593Smuzhiyun } sal_log_pci_comp_err_info_t;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun typedef struct sal_log_plat_specific_err_info {
595*4882a593Smuzhiyun sal_log_section_hdr_t header;
596*4882a593Smuzhiyun struct {
597*4882a593Smuzhiyun u64 err_status : 1,
598*4882a593Smuzhiyun guid : 1,
599*4882a593Smuzhiyun oem_data : 1,
600*4882a593Smuzhiyun reserved : 61;
601*4882a593Smuzhiyun } valid;
602*4882a593Smuzhiyun u64 err_status;
603*4882a593Smuzhiyun efi_guid_t guid;
604*4882a593Smuzhiyun u8 oem_data[1]; /* platform specific variable length data */
605*4882a593Smuzhiyun } sal_log_plat_specific_err_info_t;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun typedef struct sal_log_host_ctlr_err_info {
608*4882a593Smuzhiyun sal_log_section_hdr_t header;
609*4882a593Smuzhiyun struct {
610*4882a593Smuzhiyun u64 err_status : 1,
611*4882a593Smuzhiyun requestor_id : 1,
612*4882a593Smuzhiyun responder_id : 1,
613*4882a593Smuzhiyun target_id : 1,
614*4882a593Smuzhiyun bus_spec_data : 1,
615*4882a593Smuzhiyun oem_data : 1,
616*4882a593Smuzhiyun reserved : 58;
617*4882a593Smuzhiyun } valid;
618*4882a593Smuzhiyun u64 err_status;
619*4882a593Smuzhiyun u64 requestor_id;
620*4882a593Smuzhiyun u64 responder_id;
621*4882a593Smuzhiyun u64 target_id;
622*4882a593Smuzhiyun u64 bus_spec_data;
623*4882a593Smuzhiyun u8 oem_data[1]; /* Variable length OEM data */
624*4882a593Smuzhiyun } sal_log_host_ctlr_err_info_t;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun typedef struct sal_log_plat_bus_err_info {
627*4882a593Smuzhiyun sal_log_section_hdr_t header;
628*4882a593Smuzhiyun struct {
629*4882a593Smuzhiyun u64 err_status : 1,
630*4882a593Smuzhiyun requestor_id : 1,
631*4882a593Smuzhiyun responder_id : 1,
632*4882a593Smuzhiyun target_id : 1,
633*4882a593Smuzhiyun bus_spec_data : 1,
634*4882a593Smuzhiyun oem_data : 1,
635*4882a593Smuzhiyun reserved : 58;
636*4882a593Smuzhiyun } valid;
637*4882a593Smuzhiyun u64 err_status;
638*4882a593Smuzhiyun u64 requestor_id;
639*4882a593Smuzhiyun u64 responder_id;
640*4882a593Smuzhiyun u64 target_id;
641*4882a593Smuzhiyun u64 bus_spec_data;
642*4882a593Smuzhiyun u8 oem_data[1]; /* Variable length OEM data */
643*4882a593Smuzhiyun } sal_log_plat_bus_err_info_t;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /* Overall platform error section structure */
646*4882a593Smuzhiyun typedef union sal_log_platform_err_info {
647*4882a593Smuzhiyun sal_log_mem_dev_err_info_t mem_dev_err;
648*4882a593Smuzhiyun sal_log_sel_dev_err_info_t sel_dev_err;
649*4882a593Smuzhiyun sal_log_pci_bus_err_info_t pci_bus_err;
650*4882a593Smuzhiyun sal_log_smbios_dev_err_info_t smbios_dev_err;
651*4882a593Smuzhiyun sal_log_pci_comp_err_info_t pci_comp_err;
652*4882a593Smuzhiyun sal_log_plat_specific_err_info_t plat_specific_err;
653*4882a593Smuzhiyun sal_log_host_ctlr_err_info_t host_ctlr_err;
654*4882a593Smuzhiyun sal_log_plat_bus_err_info_t plat_bus_err;
655*4882a593Smuzhiyun } sal_log_platform_err_info_t;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* SAL log over-all, multi-section error record structure (processor+platform) */
658*4882a593Smuzhiyun typedef struct err_rec {
659*4882a593Smuzhiyun sal_log_record_header_t sal_elog_header;
660*4882a593Smuzhiyun sal_log_processor_info_t proc_err;
661*4882a593Smuzhiyun sal_log_platform_err_info_t plat_err;
662*4882a593Smuzhiyun u8 oem_data_pad[1024];
663*4882a593Smuzhiyun } ia64_err_rec_t;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /*
666*4882a593Smuzhiyun * Now define a couple of inline functions for improved type checking
667*4882a593Smuzhiyun * and convenience.
668*4882a593Smuzhiyun */
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun extern s64 ia64_sal_cache_flush (u64 cache_type);
671*4882a593Smuzhiyun extern void __init check_sal_cache_flush (void);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* Initialize all the processor and platform level instruction and data caches */
674*4882a593Smuzhiyun static inline s64
ia64_sal_cache_init(void)675*4882a593Smuzhiyun ia64_sal_cache_init (void)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct ia64_sal_retval isrv;
678*4882a593Smuzhiyun SAL_CALL(isrv, SAL_CACHE_INIT, 0, 0, 0, 0, 0, 0, 0);
679*4882a593Smuzhiyun return isrv.status;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /*
683*4882a593Smuzhiyun * Clear the processor and platform information logged by SAL with respect to the machine
684*4882a593Smuzhiyun * state at the time of MCA's, INITs, CMCs, or CPEs.
685*4882a593Smuzhiyun */
686*4882a593Smuzhiyun static inline s64
ia64_sal_clear_state_info(u64 sal_info_type)687*4882a593Smuzhiyun ia64_sal_clear_state_info (u64 sal_info_type)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun struct ia64_sal_retval isrv;
690*4882a593Smuzhiyun SAL_CALL_REENTRANT(isrv, SAL_CLEAR_STATE_INFO, sal_info_type, 0,
691*4882a593Smuzhiyun 0, 0, 0, 0, 0);
692*4882a593Smuzhiyun return isrv.status;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /* Get the processor and platform information logged by SAL with respect to the machine
697*4882a593Smuzhiyun * state at the time of the MCAs, INITs, CMCs, or CPEs.
698*4882a593Smuzhiyun */
699*4882a593Smuzhiyun static inline u64
ia64_sal_get_state_info(u64 sal_info_type,u64 * sal_info)700*4882a593Smuzhiyun ia64_sal_get_state_info (u64 sal_info_type, u64 *sal_info)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun struct ia64_sal_retval isrv;
703*4882a593Smuzhiyun SAL_CALL_REENTRANT(isrv, SAL_GET_STATE_INFO, sal_info_type, 0,
704*4882a593Smuzhiyun sal_info, 0, 0, 0, 0);
705*4882a593Smuzhiyun if (isrv.status)
706*4882a593Smuzhiyun return 0;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return isrv.v0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /*
712*4882a593Smuzhiyun * Get the maximum size of the information logged by SAL with respect to the machine state
713*4882a593Smuzhiyun * at the time of MCAs, INITs, CMCs, or CPEs.
714*4882a593Smuzhiyun */
715*4882a593Smuzhiyun static inline u64
ia64_sal_get_state_info_size(u64 sal_info_type)716*4882a593Smuzhiyun ia64_sal_get_state_info_size (u64 sal_info_type)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun struct ia64_sal_retval isrv;
719*4882a593Smuzhiyun SAL_CALL_REENTRANT(isrv, SAL_GET_STATE_INFO_SIZE, sal_info_type, 0,
720*4882a593Smuzhiyun 0, 0, 0, 0, 0);
721*4882a593Smuzhiyun if (isrv.status)
722*4882a593Smuzhiyun return 0;
723*4882a593Smuzhiyun return isrv.v0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /*
727*4882a593Smuzhiyun * Causes the processor to go into a spin loop within SAL where SAL awaits a wakeup from
728*4882a593Smuzhiyun * the monarch processor. Must not lock, because it will not return on any cpu until the
729*4882a593Smuzhiyun * monarch processor sends a wake up.
730*4882a593Smuzhiyun */
731*4882a593Smuzhiyun static inline s64
ia64_sal_mc_rendez(void)732*4882a593Smuzhiyun ia64_sal_mc_rendez (void)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun struct ia64_sal_retval isrv;
735*4882a593Smuzhiyun SAL_CALL_NOLOCK(isrv, SAL_MC_RENDEZ, 0, 0, 0, 0, 0, 0, 0);
736*4882a593Smuzhiyun return isrv.status;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /*
740*4882a593Smuzhiyun * Allow the OS to specify the interrupt number to be used by SAL to interrupt OS during
741*4882a593Smuzhiyun * the machine check rendezvous sequence as well as the mechanism to wake up the
742*4882a593Smuzhiyun * non-monarch processor at the end of machine check processing.
743*4882a593Smuzhiyun * Returns the complete ia64_sal_retval because some calls return more than just a status
744*4882a593Smuzhiyun * value.
745*4882a593Smuzhiyun */
746*4882a593Smuzhiyun static inline struct ia64_sal_retval
ia64_sal_mc_set_params(u64 param_type,u64 i_or_m,u64 i_or_m_val,u64 timeout,u64 rz_always)747*4882a593Smuzhiyun ia64_sal_mc_set_params (u64 param_type, u64 i_or_m, u64 i_or_m_val, u64 timeout, u64 rz_always)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun struct ia64_sal_retval isrv;
750*4882a593Smuzhiyun SAL_CALL(isrv, SAL_MC_SET_PARAMS, param_type, i_or_m, i_or_m_val,
751*4882a593Smuzhiyun timeout, rz_always, 0, 0);
752*4882a593Smuzhiyun return isrv;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /* Read from PCI configuration space */
756*4882a593Smuzhiyun static inline s64
ia64_sal_pci_config_read(u64 pci_config_addr,int type,u64 size,u64 * value)757*4882a593Smuzhiyun ia64_sal_pci_config_read (u64 pci_config_addr, int type, u64 size, u64 *value)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun struct ia64_sal_retval isrv;
760*4882a593Smuzhiyun SAL_CALL(isrv, SAL_PCI_CONFIG_READ, pci_config_addr, size, type, 0, 0, 0, 0);
761*4882a593Smuzhiyun if (value)
762*4882a593Smuzhiyun *value = isrv.v0;
763*4882a593Smuzhiyun return isrv.status;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /* Write to PCI configuration space */
767*4882a593Smuzhiyun static inline s64
ia64_sal_pci_config_write(u64 pci_config_addr,int type,u64 size,u64 value)768*4882a593Smuzhiyun ia64_sal_pci_config_write (u64 pci_config_addr, int type, u64 size, u64 value)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun struct ia64_sal_retval isrv;
771*4882a593Smuzhiyun SAL_CALL(isrv, SAL_PCI_CONFIG_WRITE, pci_config_addr, size, value,
772*4882a593Smuzhiyun type, 0, 0, 0);
773*4882a593Smuzhiyun return isrv.status;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /*
777*4882a593Smuzhiyun * Register physical addresses of locations needed by SAL when SAL procedures are invoked
778*4882a593Smuzhiyun * in virtual mode.
779*4882a593Smuzhiyun */
780*4882a593Smuzhiyun static inline s64
ia64_sal_register_physical_addr(u64 phys_entry,u64 phys_addr)781*4882a593Smuzhiyun ia64_sal_register_physical_addr (u64 phys_entry, u64 phys_addr)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun struct ia64_sal_retval isrv;
784*4882a593Smuzhiyun SAL_CALL(isrv, SAL_REGISTER_PHYSICAL_ADDR, phys_entry, phys_addr,
785*4882a593Smuzhiyun 0, 0, 0, 0, 0);
786*4882a593Smuzhiyun return isrv.status;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /*
790*4882a593Smuzhiyun * Register software dependent code locations within SAL. These locations are handlers or
791*4882a593Smuzhiyun * entry points where SAL will pass control for the specified event. These event handlers
792*4882a593Smuzhiyun * are for the bott rendezvous, MCAs and INIT scenarios.
793*4882a593Smuzhiyun */
794*4882a593Smuzhiyun static inline s64
ia64_sal_set_vectors(u64 vector_type,u64 handler_addr1,u64 gp1,u64 handler_len1,u64 handler_addr2,u64 gp2,u64 handler_len2)795*4882a593Smuzhiyun ia64_sal_set_vectors (u64 vector_type,
796*4882a593Smuzhiyun u64 handler_addr1, u64 gp1, u64 handler_len1,
797*4882a593Smuzhiyun u64 handler_addr2, u64 gp2, u64 handler_len2)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun struct ia64_sal_retval isrv;
800*4882a593Smuzhiyun SAL_CALL(isrv, SAL_SET_VECTORS, vector_type,
801*4882a593Smuzhiyun handler_addr1, gp1, handler_len1,
802*4882a593Smuzhiyun handler_addr2, gp2, handler_len2);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun return isrv.status;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* Update the contents of PAL block in the non-volatile storage device */
808*4882a593Smuzhiyun static inline s64
ia64_sal_update_pal(u64 param_buf,u64 scratch_buf,u64 scratch_buf_size,u64 * error_code,u64 * scratch_buf_size_needed)809*4882a593Smuzhiyun ia64_sal_update_pal (u64 param_buf, u64 scratch_buf, u64 scratch_buf_size,
810*4882a593Smuzhiyun u64 *error_code, u64 *scratch_buf_size_needed)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun struct ia64_sal_retval isrv;
813*4882a593Smuzhiyun SAL_CALL(isrv, SAL_UPDATE_PAL, param_buf, scratch_buf, scratch_buf_size,
814*4882a593Smuzhiyun 0, 0, 0, 0);
815*4882a593Smuzhiyun if (error_code)
816*4882a593Smuzhiyun *error_code = isrv.v0;
817*4882a593Smuzhiyun if (scratch_buf_size_needed)
818*4882a593Smuzhiyun *scratch_buf_size_needed = isrv.v1;
819*4882a593Smuzhiyun return isrv.status;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /* Get physical processor die mapping in the platform. */
823*4882a593Smuzhiyun static inline s64
ia64_sal_physical_id_info(u16 * splid)824*4882a593Smuzhiyun ia64_sal_physical_id_info(u16 *splid)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun struct ia64_sal_retval isrv;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (sal_revision < SAL_VERSION_CODE(3,2))
829*4882a593Smuzhiyun return -1;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun SAL_CALL(isrv, SAL_PHYSICAL_ID_INFO, 0, 0, 0, 0, 0, 0, 0);
832*4882a593Smuzhiyun if (splid)
833*4882a593Smuzhiyun *splid = isrv.v0;
834*4882a593Smuzhiyun return isrv.status;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun extern unsigned long sal_platform_features;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun extern int (*salinfo_platform_oemdata)(const u8 *, u8 **, u64 *);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun struct sal_ret_values {
842*4882a593Smuzhiyun long r8; long r9; long r10; long r11;
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun #define IA64_SAL_OEMFUNC_MIN 0x02000000
846*4882a593Smuzhiyun #define IA64_SAL_OEMFUNC_MAX 0x03ffffff
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun extern int ia64_sal_oemcall(struct ia64_sal_retval *, u64, u64, u64, u64, u64,
849*4882a593Smuzhiyun u64, u64, u64);
850*4882a593Smuzhiyun extern int ia64_sal_oemcall_nolock(struct ia64_sal_retval *, u64, u64, u64,
851*4882a593Smuzhiyun u64, u64, u64, u64, u64);
852*4882a593Smuzhiyun extern int ia64_sal_oemcall_reentrant(struct ia64_sal_retval *, u64, u64, u64,
853*4882a593Smuzhiyun u64, u64, u64, u64, u64);
854*4882a593Smuzhiyun extern long
855*4882a593Smuzhiyun ia64_sal_freq_base (unsigned long which, unsigned long *ticks_per_second,
856*4882a593Smuzhiyun unsigned long *drift_info);
857*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
858*4882a593Smuzhiyun /*
859*4882a593Smuzhiyun * System Abstraction Layer Specification
860*4882a593Smuzhiyun * Section 3.2.5.1: OS_BOOT_RENDEZ to SAL return State.
861*4882a593Smuzhiyun * Note: region regs are stored first in head.S _start. Hence they must
862*4882a593Smuzhiyun * stay up front.
863*4882a593Smuzhiyun */
864*4882a593Smuzhiyun struct sal_to_os_boot {
865*4882a593Smuzhiyun u64 rr[8]; /* Region Registers */
866*4882a593Smuzhiyun u64 br[6]; /* br0:
867*4882a593Smuzhiyun * return addr into SAL boot rendez routine */
868*4882a593Smuzhiyun u64 gr1; /* SAL:GP */
869*4882a593Smuzhiyun u64 gr12; /* SAL:SP */
870*4882a593Smuzhiyun u64 gr13; /* SAL: Task Pointer */
871*4882a593Smuzhiyun u64 fpsr;
872*4882a593Smuzhiyun u64 pfs;
873*4882a593Smuzhiyun u64 rnat;
874*4882a593Smuzhiyun u64 unat;
875*4882a593Smuzhiyun u64 bspstore;
876*4882a593Smuzhiyun u64 dcr; /* Default Control Register */
877*4882a593Smuzhiyun u64 iva;
878*4882a593Smuzhiyun u64 pta;
879*4882a593Smuzhiyun u64 itv;
880*4882a593Smuzhiyun u64 pmv;
881*4882a593Smuzhiyun u64 cmcv;
882*4882a593Smuzhiyun u64 lrr[2];
883*4882a593Smuzhiyun u64 gr[4];
884*4882a593Smuzhiyun u64 pr; /* Predicate registers */
885*4882a593Smuzhiyun u64 lc; /* Loop Count */
886*4882a593Smuzhiyun struct ia64_fpreg fp[20];
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /*
890*4882a593Smuzhiyun * Global array allocated for NR_CPUS at boot time
891*4882a593Smuzhiyun */
892*4882a593Smuzhiyun extern struct sal_to_os_boot sal_boot_rendez_state[NR_CPUS];
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun extern void ia64_jump_to_sal(struct sal_to_os_boot *);
895*4882a593Smuzhiyun #endif
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun extern void ia64_sal_handler_init(void *entry_point, void *gpval);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun #define PALO_MAX_TLB_PURGES 0xFFFF
900*4882a593Smuzhiyun #define PALO_SIG "PALO"
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun struct palo_table {
903*4882a593Smuzhiyun u8 signature[4]; /* Should be "PALO" */
904*4882a593Smuzhiyun u32 length;
905*4882a593Smuzhiyun u8 minor_revision;
906*4882a593Smuzhiyun u8 major_revision;
907*4882a593Smuzhiyun u8 checksum;
908*4882a593Smuzhiyun u8 reserved1[5];
909*4882a593Smuzhiyun u16 max_tlb_purges;
910*4882a593Smuzhiyun u8 reserved2[6];
911*4882a593Smuzhiyun };
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun #define NPTCG_FROM_PAL 0
914*4882a593Smuzhiyun #define NPTCG_FROM_PALO 1
915*4882a593Smuzhiyun #define NPTCG_FROM_KERNEL_PARAMETER 2
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun #endif /* _ASM_IA64_SAL_H */
920