1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_IA64_PAL_H
3*4882a593Smuzhiyun #define _ASM_IA64_PAL_H
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun * Processor Abstraction Layer definitions.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This is based on Intel IA-64 Architecture Software Developer's Manual rev 1.0
9*4882a593Smuzhiyun * chapter 11 IA-64 Processor Abstraction Layer
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Copyright (C) 1998-2001 Hewlett-Packard Co
12*4882a593Smuzhiyun * David Mosberger-Tang <davidm@hpl.hp.com>
13*4882a593Smuzhiyun * Stephane Eranian <eranian@hpl.hp.com>
14*4882a593Smuzhiyun * Copyright (C) 1999 VA Linux Systems
15*4882a593Smuzhiyun * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
16*4882a593Smuzhiyun * Copyright (C) 1999 Srinivasa Prasad Thirumalachar <sprasad@sprasad.engr.sgi.com>
17*4882a593Smuzhiyun * Copyright (C) 2008 Silicon Graphics, Inc. (SGI)
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * 99/10/01 davidm Make sure we pass zero for reserved parameters.
20*4882a593Smuzhiyun * 00/03/07 davidm Updated pal_cache_flush() to be in sync with PAL v2.6.
21*4882a593Smuzhiyun * 00/03/23 cfleck Modified processor min-state save area to match updated PAL & SAL info
22*4882a593Smuzhiyun * 00/05/24 eranian Updated to latest PAL spec, fix structures bugs, added
23*4882a593Smuzhiyun * 00/05/25 eranian Support for stack calls, and static physical calls
24*4882a593Smuzhiyun * 00/06/18 eranian Support for stacked physical calls
25*4882a593Smuzhiyun * 06/10/26 rja Support for Intel Itanium Architecture Software Developer's
26*4882a593Smuzhiyun * Manual Rev 2.2 (Jan 2006)
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * Note that some of these calls use a static-register only calling
31*4882a593Smuzhiyun * convention which has nothing to do with the regular calling
32*4882a593Smuzhiyun * convention.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun #define PAL_CACHE_FLUSH 1 /* flush i/d cache */
35*4882a593Smuzhiyun #define PAL_CACHE_INFO 2 /* get detailed i/d cache info */
36*4882a593Smuzhiyun #define PAL_CACHE_INIT 3 /* initialize i/d cache */
37*4882a593Smuzhiyun #define PAL_CACHE_SUMMARY 4 /* get summary of cache hierarchy */
38*4882a593Smuzhiyun #define PAL_MEM_ATTRIB 5 /* list supported memory attributes */
39*4882a593Smuzhiyun #define PAL_PTCE_INFO 6 /* purge TLB info */
40*4882a593Smuzhiyun #define PAL_VM_INFO 7 /* return supported virtual memory features */
41*4882a593Smuzhiyun #define PAL_VM_SUMMARY 8 /* return summary on supported vm features */
42*4882a593Smuzhiyun #define PAL_BUS_GET_FEATURES 9 /* return processor bus interface features settings */
43*4882a593Smuzhiyun #define PAL_BUS_SET_FEATURES 10 /* set processor bus features */
44*4882a593Smuzhiyun #define PAL_DEBUG_INFO 11 /* get number of debug registers */
45*4882a593Smuzhiyun #define PAL_FIXED_ADDR 12 /* get fixed component of processors's directed address */
46*4882a593Smuzhiyun #define PAL_FREQ_BASE 13 /* base frequency of the platform */
47*4882a593Smuzhiyun #define PAL_FREQ_RATIOS 14 /* ratio of processor, bus and ITC frequency */
48*4882a593Smuzhiyun #define PAL_PERF_MON_INFO 15 /* return performance monitor info */
49*4882a593Smuzhiyun #define PAL_PLATFORM_ADDR 16 /* set processor interrupt block and IO port space addr */
50*4882a593Smuzhiyun #define PAL_PROC_GET_FEATURES 17 /* get configurable processor features & settings */
51*4882a593Smuzhiyun #define PAL_PROC_SET_FEATURES 18 /* enable/disable configurable processor features */
52*4882a593Smuzhiyun #define PAL_RSE_INFO 19 /* return rse information */
53*4882a593Smuzhiyun #define PAL_VERSION 20 /* return version of PAL code */
54*4882a593Smuzhiyun #define PAL_MC_CLEAR_LOG 21 /* clear all processor log info */
55*4882a593Smuzhiyun #define PAL_MC_DRAIN 22 /* drain operations which could result in an MCA */
56*4882a593Smuzhiyun #define PAL_MC_EXPECTED 23 /* set/reset expected MCA indicator */
57*4882a593Smuzhiyun #define PAL_MC_DYNAMIC_STATE 24 /* get processor dynamic state */
58*4882a593Smuzhiyun #define PAL_MC_ERROR_INFO 25 /* get processor MCA info and static state */
59*4882a593Smuzhiyun #define PAL_MC_RESUME 26 /* Return to interrupted process */
60*4882a593Smuzhiyun #define PAL_MC_REGISTER_MEM 27 /* Register memory for PAL to use during MCAs and inits */
61*4882a593Smuzhiyun #define PAL_HALT 28 /* enter the low power HALT state */
62*4882a593Smuzhiyun #define PAL_HALT_LIGHT 29 /* enter the low power light halt state*/
63*4882a593Smuzhiyun #define PAL_COPY_INFO 30 /* returns info needed to relocate PAL */
64*4882a593Smuzhiyun #define PAL_CACHE_LINE_INIT 31 /* init tags & data of cache line */
65*4882a593Smuzhiyun #define PAL_PMI_ENTRYPOINT 32 /* register PMI memory entry points with the processor */
66*4882a593Smuzhiyun #define PAL_ENTER_IA_32_ENV 33 /* enter IA-32 system environment */
67*4882a593Smuzhiyun #define PAL_VM_PAGE_SIZE 34 /* return vm TC and page walker page sizes */
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define PAL_MEM_FOR_TEST 37 /* get amount of memory needed for late processor test */
70*4882a593Smuzhiyun #define PAL_CACHE_PROT_INFO 38 /* get i/d cache protection info */
71*4882a593Smuzhiyun #define PAL_REGISTER_INFO 39 /* return AR and CR register information*/
72*4882a593Smuzhiyun #define PAL_SHUTDOWN 40 /* enter processor shutdown state */
73*4882a593Smuzhiyun #define PAL_PREFETCH_VISIBILITY 41 /* Make Processor Prefetches Visible */
74*4882a593Smuzhiyun #define PAL_LOGICAL_TO_PHYSICAL 42 /* returns information on logical to physical processor mapping */
75*4882a593Smuzhiyun #define PAL_CACHE_SHARED_INFO 43 /* returns information on caches shared by logical processor */
76*4882a593Smuzhiyun #define PAL_GET_HW_POLICY 48 /* Get current hardware resource sharing policy */
77*4882a593Smuzhiyun #define PAL_SET_HW_POLICY 49 /* Set current hardware resource sharing policy */
78*4882a593Smuzhiyun #define PAL_VP_INFO 50 /* Information about virtual processor features */
79*4882a593Smuzhiyun #define PAL_MC_HW_TRACKING 51 /* Hardware tracking status */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define PAL_COPY_PAL 256 /* relocate PAL procedures and PAL PMI */
82*4882a593Smuzhiyun #define PAL_HALT_INFO 257 /* return the low power capabilities of processor */
83*4882a593Smuzhiyun #define PAL_TEST_PROC 258 /* perform late processor self-test */
84*4882a593Smuzhiyun #define PAL_CACHE_READ 259 /* read tag & data of cacheline for diagnostic testing */
85*4882a593Smuzhiyun #define PAL_CACHE_WRITE 260 /* write tag & data of cacheline for diagnostic testing */
86*4882a593Smuzhiyun #define PAL_VM_TR_READ 261 /* read contents of translation register */
87*4882a593Smuzhiyun #define PAL_GET_PSTATE 262 /* get the current P-state */
88*4882a593Smuzhiyun #define PAL_SET_PSTATE 263 /* set the P-state */
89*4882a593Smuzhiyun #define PAL_BRAND_INFO 274 /* Processor branding information */
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define PAL_GET_PSTATE_TYPE_LASTSET 0
92*4882a593Smuzhiyun #define PAL_GET_PSTATE_TYPE_AVGANDRESET 1
93*4882a593Smuzhiyun #define PAL_GET_PSTATE_TYPE_AVGNORESET 2
94*4882a593Smuzhiyun #define PAL_GET_PSTATE_TYPE_INSTANT 3
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define PAL_MC_ERROR_INJECT 276 /* Injects processor error or returns injection capabilities */
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #ifndef __ASSEMBLY__
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #include <linux/types.h>
101*4882a593Smuzhiyun #include <asm/fpu.h>
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun * Data types needed to pass information into PAL procedures and
105*4882a593Smuzhiyun * interpret information returned by them.
106*4882a593Smuzhiyun */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Return status from the PAL procedure */
109*4882a593Smuzhiyun typedef s64 pal_status_t;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define PAL_STATUS_SUCCESS 0 /* No error */
112*4882a593Smuzhiyun #define PAL_STATUS_UNIMPLEMENTED (-1) /* Unimplemented procedure */
113*4882a593Smuzhiyun #define PAL_STATUS_EINVAL (-2) /* Invalid argument */
114*4882a593Smuzhiyun #define PAL_STATUS_ERROR (-3) /* Error */
115*4882a593Smuzhiyun #define PAL_STATUS_CACHE_INIT_FAIL (-4) /* Could not initialize the
116*4882a593Smuzhiyun * specified level and type of
117*4882a593Smuzhiyun * cache without sideeffects
118*4882a593Smuzhiyun * and "restrict" was 1
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun #define PAL_STATUS_REQUIRES_MEMORY (-9) /* Call requires PAL memory buffer */
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Processor cache level in the hierarchy */
123*4882a593Smuzhiyun typedef u64 pal_cache_level_t;
124*4882a593Smuzhiyun #define PAL_CACHE_LEVEL_L0 0 /* L0 */
125*4882a593Smuzhiyun #define PAL_CACHE_LEVEL_L1 1 /* L1 */
126*4882a593Smuzhiyun #define PAL_CACHE_LEVEL_L2 2 /* L2 */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Processor cache type at a particular level in the hierarchy */
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun typedef u64 pal_cache_type_t;
132*4882a593Smuzhiyun #define PAL_CACHE_TYPE_INSTRUCTION 1 /* Instruction cache */
133*4882a593Smuzhiyun #define PAL_CACHE_TYPE_DATA 2 /* Data or unified cache */
134*4882a593Smuzhiyun #define PAL_CACHE_TYPE_INSTRUCTION_DATA 3 /* Both Data & Instruction */
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define PAL_CACHE_FLUSH_INVALIDATE 1 /* Invalidate clean lines */
138*4882a593Smuzhiyun #define PAL_CACHE_FLUSH_CHK_INTRS 2 /* check for interrupts/mc while flushing */
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Processor cache line size in bytes */
141*4882a593Smuzhiyun typedef int pal_cache_line_size_t;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Processor cache line state */
144*4882a593Smuzhiyun typedef u64 pal_cache_line_state_t;
145*4882a593Smuzhiyun #define PAL_CACHE_LINE_STATE_INVALID 0 /* Invalid */
146*4882a593Smuzhiyun #define PAL_CACHE_LINE_STATE_SHARED 1 /* Shared */
147*4882a593Smuzhiyun #define PAL_CACHE_LINE_STATE_EXCLUSIVE 2 /* Exclusive */
148*4882a593Smuzhiyun #define PAL_CACHE_LINE_STATE_MODIFIED 3 /* Modified */
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun typedef struct pal_freq_ratio {
151*4882a593Smuzhiyun u32 den, num; /* numerator & denominator */
152*4882a593Smuzhiyun } itc_ratio, proc_ratio;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun typedef union pal_cache_config_info_1_s {
155*4882a593Smuzhiyun struct {
156*4882a593Smuzhiyun u64 u : 1, /* 0 Unified cache ? */
157*4882a593Smuzhiyun at : 2, /* 2-1 Cache mem attr*/
158*4882a593Smuzhiyun reserved : 5, /* 7-3 Reserved */
159*4882a593Smuzhiyun associativity : 8, /* 16-8 Associativity*/
160*4882a593Smuzhiyun line_size : 8, /* 23-17 Line size */
161*4882a593Smuzhiyun stride : 8, /* 31-24 Stride */
162*4882a593Smuzhiyun store_latency : 8, /*39-32 Store latency*/
163*4882a593Smuzhiyun load_latency : 8, /* 47-40 Load latency*/
164*4882a593Smuzhiyun store_hints : 8, /* 55-48 Store hints*/
165*4882a593Smuzhiyun load_hints : 8; /* 63-56 Load hints */
166*4882a593Smuzhiyun } pcci1_bits;
167*4882a593Smuzhiyun u64 pcci1_data;
168*4882a593Smuzhiyun } pal_cache_config_info_1_t;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun typedef union pal_cache_config_info_2_s {
171*4882a593Smuzhiyun struct {
172*4882a593Smuzhiyun u32 cache_size; /*cache size in bytes*/
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun u32 alias_boundary : 8, /* 39-32 aliased addr
176*4882a593Smuzhiyun * separation for max
177*4882a593Smuzhiyun * performance.
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun tag_ls_bit : 8, /* 47-40 LSb of addr*/
180*4882a593Smuzhiyun tag_ms_bit : 8, /* 55-48 MSb of addr*/
181*4882a593Smuzhiyun reserved : 8; /* 63-56 Reserved */
182*4882a593Smuzhiyun } pcci2_bits;
183*4882a593Smuzhiyun u64 pcci2_data;
184*4882a593Smuzhiyun } pal_cache_config_info_2_t;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun typedef struct pal_cache_config_info_s {
188*4882a593Smuzhiyun pal_status_t pcci_status;
189*4882a593Smuzhiyun pal_cache_config_info_1_t pcci_info_1;
190*4882a593Smuzhiyun pal_cache_config_info_2_t pcci_info_2;
191*4882a593Smuzhiyun u64 pcci_reserved;
192*4882a593Smuzhiyun } pal_cache_config_info_t;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define pcci_ld_hints pcci_info_1.pcci1_bits.load_hints
195*4882a593Smuzhiyun #define pcci_st_hints pcci_info_1.pcci1_bits.store_hints
196*4882a593Smuzhiyun #define pcci_ld_latency pcci_info_1.pcci1_bits.load_latency
197*4882a593Smuzhiyun #define pcci_st_latency pcci_info_1.pcci1_bits.store_latency
198*4882a593Smuzhiyun #define pcci_stride pcci_info_1.pcci1_bits.stride
199*4882a593Smuzhiyun #define pcci_line_size pcci_info_1.pcci1_bits.line_size
200*4882a593Smuzhiyun #define pcci_assoc pcci_info_1.pcci1_bits.associativity
201*4882a593Smuzhiyun #define pcci_cache_attr pcci_info_1.pcci1_bits.at
202*4882a593Smuzhiyun #define pcci_unified pcci_info_1.pcci1_bits.u
203*4882a593Smuzhiyun #define pcci_tag_msb pcci_info_2.pcci2_bits.tag_ms_bit
204*4882a593Smuzhiyun #define pcci_tag_lsb pcci_info_2.pcci2_bits.tag_ls_bit
205*4882a593Smuzhiyun #define pcci_alias_boundary pcci_info_2.pcci2_bits.alias_boundary
206*4882a593Smuzhiyun #define pcci_cache_size pcci_info_2.pcci2_bits.cache_size
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Possible values for cache attributes */
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #define PAL_CACHE_ATTR_WT 0 /* Write through cache */
213*4882a593Smuzhiyun #define PAL_CACHE_ATTR_WB 1 /* Write back cache */
214*4882a593Smuzhiyun #define PAL_CACHE_ATTR_WT_OR_WB 2 /* Either write thru or write
215*4882a593Smuzhiyun * back depending on TLB
216*4882a593Smuzhiyun * memory attributes
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Possible values for cache hints */
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #define PAL_CACHE_HINT_TEMP_1 0 /* Temporal level 1 */
223*4882a593Smuzhiyun #define PAL_CACHE_HINT_NTEMP_1 1 /* Non-temporal level 1 */
224*4882a593Smuzhiyun #define PAL_CACHE_HINT_NTEMP_ALL 3 /* Non-temporal all levels */
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Processor cache protection information */
227*4882a593Smuzhiyun typedef union pal_cache_protection_element_u {
228*4882a593Smuzhiyun u32 pcpi_data;
229*4882a593Smuzhiyun struct {
230*4882a593Smuzhiyun u32 data_bits : 8, /* # data bits covered by
231*4882a593Smuzhiyun * each unit of protection
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun tagprot_lsb : 6, /* Least -do- */
235*4882a593Smuzhiyun tagprot_msb : 6, /* Most Sig. tag address
236*4882a593Smuzhiyun * bit that this
237*4882a593Smuzhiyun * protection covers.
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun prot_bits : 6, /* # of protection bits */
240*4882a593Smuzhiyun method : 4, /* Protection method */
241*4882a593Smuzhiyun t_d : 2; /* Indicates which part
242*4882a593Smuzhiyun * of the cache this
243*4882a593Smuzhiyun * protection encoding
244*4882a593Smuzhiyun * applies.
245*4882a593Smuzhiyun */
246*4882a593Smuzhiyun } pcp_info;
247*4882a593Smuzhiyun } pal_cache_protection_element_t;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #define pcpi_cache_prot_part pcp_info.t_d
250*4882a593Smuzhiyun #define pcpi_prot_method pcp_info.method
251*4882a593Smuzhiyun #define pcpi_prot_bits pcp_info.prot_bits
252*4882a593Smuzhiyun #define pcpi_tagprot_msb pcp_info.tagprot_msb
253*4882a593Smuzhiyun #define pcpi_tagprot_lsb pcp_info.tagprot_lsb
254*4882a593Smuzhiyun #define pcpi_data_bits pcp_info.data_bits
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* Processor cache part encodings */
257*4882a593Smuzhiyun #define PAL_CACHE_PROT_PART_DATA 0 /* Data protection */
258*4882a593Smuzhiyun #define PAL_CACHE_PROT_PART_TAG 1 /* Tag protection */
259*4882a593Smuzhiyun #define PAL_CACHE_PROT_PART_TAG_DATA 2 /* Tag+data protection (tag is
260*4882a593Smuzhiyun * more significant )
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun #define PAL_CACHE_PROT_PART_DATA_TAG 3 /* Data+tag protection (data is
263*4882a593Smuzhiyun * more significant )
264*4882a593Smuzhiyun */
265*4882a593Smuzhiyun #define PAL_CACHE_PROT_PART_MAX 6
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun typedef struct pal_cache_protection_info_s {
269*4882a593Smuzhiyun pal_status_t pcpi_status;
270*4882a593Smuzhiyun pal_cache_protection_element_t pcp_info[PAL_CACHE_PROT_PART_MAX];
271*4882a593Smuzhiyun } pal_cache_protection_info_t;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Processor cache protection method encodings */
275*4882a593Smuzhiyun #define PAL_CACHE_PROT_METHOD_NONE 0 /* No protection */
276*4882a593Smuzhiyun #define PAL_CACHE_PROT_METHOD_ODD_PARITY 1 /* Odd parity */
277*4882a593Smuzhiyun #define PAL_CACHE_PROT_METHOD_EVEN_PARITY 2 /* Even parity */
278*4882a593Smuzhiyun #define PAL_CACHE_PROT_METHOD_ECC 3 /* ECC protection */
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Processor cache line identification in the hierarchy */
282*4882a593Smuzhiyun typedef union pal_cache_line_id_u {
283*4882a593Smuzhiyun u64 pclid_data;
284*4882a593Smuzhiyun struct {
285*4882a593Smuzhiyun u64 cache_type : 8, /* 7-0 cache type */
286*4882a593Smuzhiyun level : 8, /* 15-8 level of the
287*4882a593Smuzhiyun * cache in the
288*4882a593Smuzhiyun * hierarchy.
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun way : 8, /* 23-16 way in the set
291*4882a593Smuzhiyun */
292*4882a593Smuzhiyun part : 8, /* 31-24 part of the
293*4882a593Smuzhiyun * cache
294*4882a593Smuzhiyun */
295*4882a593Smuzhiyun reserved : 32; /* 63-32 is reserved*/
296*4882a593Smuzhiyun } pclid_info_read;
297*4882a593Smuzhiyun struct {
298*4882a593Smuzhiyun u64 cache_type : 8, /* 7-0 cache type */
299*4882a593Smuzhiyun level : 8, /* 15-8 level of the
300*4882a593Smuzhiyun * cache in the
301*4882a593Smuzhiyun * hierarchy.
302*4882a593Smuzhiyun */
303*4882a593Smuzhiyun way : 8, /* 23-16 way in the set
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun part : 8, /* 31-24 part of the
306*4882a593Smuzhiyun * cache
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun mesi : 8, /* 39-32 cache line
309*4882a593Smuzhiyun * state
310*4882a593Smuzhiyun */
311*4882a593Smuzhiyun start : 8, /* 47-40 lsb of data to
312*4882a593Smuzhiyun * invert
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun length : 8, /* 55-48 #bits to
315*4882a593Smuzhiyun * invert
316*4882a593Smuzhiyun */
317*4882a593Smuzhiyun trigger : 8; /* 63-56 Trigger error
318*4882a593Smuzhiyun * by doing a load
319*4882a593Smuzhiyun * after the write
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun } pclid_info_write;
323*4882a593Smuzhiyun } pal_cache_line_id_u_t;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #define pclid_read_part pclid_info_read.part
326*4882a593Smuzhiyun #define pclid_read_way pclid_info_read.way
327*4882a593Smuzhiyun #define pclid_read_level pclid_info_read.level
328*4882a593Smuzhiyun #define pclid_read_cache_type pclid_info_read.cache_type
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun #define pclid_write_trigger pclid_info_write.trigger
331*4882a593Smuzhiyun #define pclid_write_length pclid_info_write.length
332*4882a593Smuzhiyun #define pclid_write_start pclid_info_write.start
333*4882a593Smuzhiyun #define pclid_write_mesi pclid_info_write.mesi
334*4882a593Smuzhiyun #define pclid_write_part pclid_info_write.part
335*4882a593Smuzhiyun #define pclid_write_way pclid_info_write.way
336*4882a593Smuzhiyun #define pclid_write_level pclid_info_write.level
337*4882a593Smuzhiyun #define pclid_write_cache_type pclid_info_write.cache_type
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /* Processor cache line part encodings */
340*4882a593Smuzhiyun #define PAL_CACHE_LINE_ID_PART_DATA 0 /* Data */
341*4882a593Smuzhiyun #define PAL_CACHE_LINE_ID_PART_TAG 1 /* Tag */
342*4882a593Smuzhiyun #define PAL_CACHE_LINE_ID_PART_DATA_PROT 2 /* Data protection */
343*4882a593Smuzhiyun #define PAL_CACHE_LINE_ID_PART_TAG_PROT 3 /* Tag protection */
344*4882a593Smuzhiyun #define PAL_CACHE_LINE_ID_PART_DATA_TAG_PROT 4 /* Data+tag
345*4882a593Smuzhiyun * protection
346*4882a593Smuzhiyun */
347*4882a593Smuzhiyun typedef struct pal_cache_line_info_s {
348*4882a593Smuzhiyun pal_status_t pcli_status; /* Return status of the read cache line
349*4882a593Smuzhiyun * info call.
350*4882a593Smuzhiyun */
351*4882a593Smuzhiyun u64 pcli_data; /* 64-bit data, tag, protection bits .. */
352*4882a593Smuzhiyun u64 pcli_data_len; /* data length in bits */
353*4882a593Smuzhiyun pal_cache_line_state_t pcli_cache_line_state; /* mesi state */
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun } pal_cache_line_info_t;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* Machine Check related crap */
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* Pending event status bits */
361*4882a593Smuzhiyun typedef u64 pal_mc_pending_events_t;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun #define PAL_MC_PENDING_MCA (1 << 0)
364*4882a593Smuzhiyun #define PAL_MC_PENDING_INIT (1 << 1)
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* Error information type */
367*4882a593Smuzhiyun typedef u64 pal_mc_info_index_t;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun #define PAL_MC_INFO_PROCESSOR 0 /* Processor */
370*4882a593Smuzhiyun #define PAL_MC_INFO_CACHE_CHECK 1 /* Cache check */
371*4882a593Smuzhiyun #define PAL_MC_INFO_TLB_CHECK 2 /* Tlb check */
372*4882a593Smuzhiyun #define PAL_MC_INFO_BUS_CHECK 3 /* Bus check */
373*4882a593Smuzhiyun #define PAL_MC_INFO_REQ_ADDR 4 /* Requestor address */
374*4882a593Smuzhiyun #define PAL_MC_INFO_RESP_ADDR 5 /* Responder address */
375*4882a593Smuzhiyun #define PAL_MC_INFO_TARGET_ADDR 6 /* Target address */
376*4882a593Smuzhiyun #define PAL_MC_INFO_IMPL_DEP 7 /* Implementation
377*4882a593Smuzhiyun * dependent
378*4882a593Smuzhiyun */
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun #define PAL_TLB_CHECK_OP_PURGE 8
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun typedef struct pal_process_state_info_s {
383*4882a593Smuzhiyun u64 reserved1 : 2,
384*4882a593Smuzhiyun rz : 1, /* PAL_CHECK processor
385*4882a593Smuzhiyun * rendezvous
386*4882a593Smuzhiyun * successful.
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun ra : 1, /* PAL_CHECK attempted
390*4882a593Smuzhiyun * a rendezvous.
391*4882a593Smuzhiyun */
392*4882a593Smuzhiyun me : 1, /* Distinct multiple
393*4882a593Smuzhiyun * errors occurred
394*4882a593Smuzhiyun */
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun mn : 1, /* Min. state save
397*4882a593Smuzhiyun * area has been
398*4882a593Smuzhiyun * registered with PAL
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun sy : 1, /* Storage integrity
402*4882a593Smuzhiyun * synched
403*4882a593Smuzhiyun */
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun co : 1, /* Continuable */
407*4882a593Smuzhiyun ci : 1, /* MC isolated */
408*4882a593Smuzhiyun us : 1, /* Uncontained storage
409*4882a593Smuzhiyun * damage.
410*4882a593Smuzhiyun */
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun hd : 1, /* Non-essential hw
414*4882a593Smuzhiyun * lost (no loss of
415*4882a593Smuzhiyun * functionality)
416*4882a593Smuzhiyun * causing the
417*4882a593Smuzhiyun * processor to run in
418*4882a593Smuzhiyun * degraded mode.
419*4882a593Smuzhiyun */
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun tl : 1, /* 1 => MC occurred
422*4882a593Smuzhiyun * after an instr was
423*4882a593Smuzhiyun * executed but before
424*4882a593Smuzhiyun * the trap that
425*4882a593Smuzhiyun * resulted from instr
426*4882a593Smuzhiyun * execution was
427*4882a593Smuzhiyun * generated.
428*4882a593Smuzhiyun * (Trap Lost )
429*4882a593Smuzhiyun */
430*4882a593Smuzhiyun mi : 1, /* More information available
431*4882a593Smuzhiyun * call PAL_MC_ERROR_INFO
432*4882a593Smuzhiyun */
433*4882a593Smuzhiyun pi : 1, /* Precise instruction pointer */
434*4882a593Smuzhiyun pm : 1, /* Precise min-state save area */
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun dy : 1, /* Processor dynamic
437*4882a593Smuzhiyun * state valid
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun in : 1, /* 0 = MC, 1 = INIT */
442*4882a593Smuzhiyun rs : 1, /* RSE valid */
443*4882a593Smuzhiyun cm : 1, /* MC corrected */
444*4882a593Smuzhiyun ex : 1, /* MC is expected */
445*4882a593Smuzhiyun cr : 1, /* Control regs valid*/
446*4882a593Smuzhiyun pc : 1, /* Perf cntrs valid */
447*4882a593Smuzhiyun dr : 1, /* Debug regs valid */
448*4882a593Smuzhiyun tr : 1, /* Translation regs
449*4882a593Smuzhiyun * valid
450*4882a593Smuzhiyun */
451*4882a593Smuzhiyun rr : 1, /* Region regs valid */
452*4882a593Smuzhiyun ar : 1, /* App regs valid */
453*4882a593Smuzhiyun br : 1, /* Branch regs valid */
454*4882a593Smuzhiyun pr : 1, /* Predicate registers
455*4882a593Smuzhiyun * valid
456*4882a593Smuzhiyun */
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun fp : 1, /* fp registers valid*/
459*4882a593Smuzhiyun b1 : 1, /* Preserved bank one
460*4882a593Smuzhiyun * general registers
461*4882a593Smuzhiyun * are valid
462*4882a593Smuzhiyun */
463*4882a593Smuzhiyun b0 : 1, /* Preserved bank zero
464*4882a593Smuzhiyun * general registers
465*4882a593Smuzhiyun * are valid
466*4882a593Smuzhiyun */
467*4882a593Smuzhiyun gr : 1, /* General registers
468*4882a593Smuzhiyun * are valid
469*4882a593Smuzhiyun * (excl. banked regs)
470*4882a593Smuzhiyun */
471*4882a593Smuzhiyun dsize : 16, /* size of dynamic
472*4882a593Smuzhiyun * state returned
473*4882a593Smuzhiyun * by the processor
474*4882a593Smuzhiyun */
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun se : 1, /* Shared error. MCA in a
477*4882a593Smuzhiyun shared structure */
478*4882a593Smuzhiyun reserved2 : 10,
479*4882a593Smuzhiyun cc : 1, /* Cache check */
480*4882a593Smuzhiyun tc : 1, /* TLB check */
481*4882a593Smuzhiyun bc : 1, /* Bus check */
482*4882a593Smuzhiyun rc : 1, /* Register file check */
483*4882a593Smuzhiyun uc : 1; /* Uarch check */
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun } pal_processor_state_info_t;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun typedef struct pal_cache_check_info_s {
488*4882a593Smuzhiyun u64 op : 4, /* Type of cache
489*4882a593Smuzhiyun * operation that
490*4882a593Smuzhiyun * caused the machine
491*4882a593Smuzhiyun * check.
492*4882a593Smuzhiyun */
493*4882a593Smuzhiyun level : 2, /* Cache level */
494*4882a593Smuzhiyun reserved1 : 2,
495*4882a593Smuzhiyun dl : 1, /* Failure in data part
496*4882a593Smuzhiyun * of cache line
497*4882a593Smuzhiyun */
498*4882a593Smuzhiyun tl : 1, /* Failure in tag part
499*4882a593Smuzhiyun * of cache line
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun dc : 1, /* Failure in dcache */
502*4882a593Smuzhiyun ic : 1, /* Failure in icache */
503*4882a593Smuzhiyun mesi : 3, /* Cache line state */
504*4882a593Smuzhiyun mv : 1, /* mesi valid */
505*4882a593Smuzhiyun way : 5, /* Way in which the
506*4882a593Smuzhiyun * error occurred
507*4882a593Smuzhiyun */
508*4882a593Smuzhiyun wiv : 1, /* Way field valid */
509*4882a593Smuzhiyun reserved2 : 1,
510*4882a593Smuzhiyun dp : 1, /* Data poisoned on MBE */
511*4882a593Smuzhiyun reserved3 : 6,
512*4882a593Smuzhiyun hlth : 2, /* Health indicator */
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun index : 20, /* Cache line index */
515*4882a593Smuzhiyun reserved4 : 2,
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun is : 1, /* instruction set (1 == ia32) */
518*4882a593Smuzhiyun iv : 1, /* instruction set field valid */
519*4882a593Smuzhiyun pl : 2, /* privilege level */
520*4882a593Smuzhiyun pv : 1, /* privilege level field valid */
521*4882a593Smuzhiyun mcc : 1, /* Machine check corrected */
522*4882a593Smuzhiyun tv : 1, /* Target address
523*4882a593Smuzhiyun * structure is valid
524*4882a593Smuzhiyun */
525*4882a593Smuzhiyun rq : 1, /* Requester identifier
526*4882a593Smuzhiyun * structure is valid
527*4882a593Smuzhiyun */
528*4882a593Smuzhiyun rp : 1, /* Responder identifier
529*4882a593Smuzhiyun * structure is valid
530*4882a593Smuzhiyun */
531*4882a593Smuzhiyun pi : 1; /* Precise instruction pointer
532*4882a593Smuzhiyun * structure is valid
533*4882a593Smuzhiyun */
534*4882a593Smuzhiyun } pal_cache_check_info_t;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun typedef struct pal_tlb_check_info_s {
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun u64 tr_slot : 8, /* Slot# of TR where
539*4882a593Smuzhiyun * error occurred
540*4882a593Smuzhiyun */
541*4882a593Smuzhiyun trv : 1, /* tr_slot field is valid */
542*4882a593Smuzhiyun reserved1 : 1,
543*4882a593Smuzhiyun level : 2, /* TLB level where failure occurred */
544*4882a593Smuzhiyun reserved2 : 4,
545*4882a593Smuzhiyun dtr : 1, /* Fail in data TR */
546*4882a593Smuzhiyun itr : 1, /* Fail in inst TR */
547*4882a593Smuzhiyun dtc : 1, /* Fail in data TC */
548*4882a593Smuzhiyun itc : 1, /* Fail in inst. TC */
549*4882a593Smuzhiyun op : 4, /* Cache operation */
550*4882a593Smuzhiyun reserved3 : 6,
551*4882a593Smuzhiyun hlth : 2, /* Health indicator */
552*4882a593Smuzhiyun reserved4 : 22,
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun is : 1, /* instruction set (1 == ia32) */
555*4882a593Smuzhiyun iv : 1, /* instruction set field valid */
556*4882a593Smuzhiyun pl : 2, /* privilege level */
557*4882a593Smuzhiyun pv : 1, /* privilege level field valid */
558*4882a593Smuzhiyun mcc : 1, /* Machine check corrected */
559*4882a593Smuzhiyun tv : 1, /* Target address
560*4882a593Smuzhiyun * structure is valid
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun rq : 1, /* Requester identifier
563*4882a593Smuzhiyun * structure is valid
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun rp : 1, /* Responder identifier
566*4882a593Smuzhiyun * structure is valid
567*4882a593Smuzhiyun */
568*4882a593Smuzhiyun pi : 1; /* Precise instruction pointer
569*4882a593Smuzhiyun * structure is valid
570*4882a593Smuzhiyun */
571*4882a593Smuzhiyun } pal_tlb_check_info_t;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun typedef struct pal_bus_check_info_s {
574*4882a593Smuzhiyun u64 size : 5, /* Xaction size */
575*4882a593Smuzhiyun ib : 1, /* Internal bus error */
576*4882a593Smuzhiyun eb : 1, /* External bus error */
577*4882a593Smuzhiyun cc : 1, /* Error occurred
578*4882a593Smuzhiyun * during cache-cache
579*4882a593Smuzhiyun * transfer.
580*4882a593Smuzhiyun */
581*4882a593Smuzhiyun type : 8, /* Bus xaction type*/
582*4882a593Smuzhiyun sev : 5, /* Bus error severity*/
583*4882a593Smuzhiyun hier : 2, /* Bus hierarchy level */
584*4882a593Smuzhiyun dp : 1, /* Data poisoned on MBE */
585*4882a593Smuzhiyun bsi : 8, /* Bus error status
586*4882a593Smuzhiyun * info
587*4882a593Smuzhiyun */
588*4882a593Smuzhiyun reserved2 : 22,
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun is : 1, /* instruction set (1 == ia32) */
591*4882a593Smuzhiyun iv : 1, /* instruction set field valid */
592*4882a593Smuzhiyun pl : 2, /* privilege level */
593*4882a593Smuzhiyun pv : 1, /* privilege level field valid */
594*4882a593Smuzhiyun mcc : 1, /* Machine check corrected */
595*4882a593Smuzhiyun tv : 1, /* Target address
596*4882a593Smuzhiyun * structure is valid
597*4882a593Smuzhiyun */
598*4882a593Smuzhiyun rq : 1, /* Requester identifier
599*4882a593Smuzhiyun * structure is valid
600*4882a593Smuzhiyun */
601*4882a593Smuzhiyun rp : 1, /* Responder identifier
602*4882a593Smuzhiyun * structure is valid
603*4882a593Smuzhiyun */
604*4882a593Smuzhiyun pi : 1; /* Precise instruction pointer
605*4882a593Smuzhiyun * structure is valid
606*4882a593Smuzhiyun */
607*4882a593Smuzhiyun } pal_bus_check_info_t;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun typedef struct pal_reg_file_check_info_s {
610*4882a593Smuzhiyun u64 id : 4, /* Register file identifier */
611*4882a593Smuzhiyun op : 4, /* Type of register
612*4882a593Smuzhiyun * operation that
613*4882a593Smuzhiyun * caused the machine
614*4882a593Smuzhiyun * check.
615*4882a593Smuzhiyun */
616*4882a593Smuzhiyun reg_num : 7, /* Register number */
617*4882a593Smuzhiyun rnv : 1, /* reg_num valid */
618*4882a593Smuzhiyun reserved2 : 38,
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun is : 1, /* instruction set (1 == ia32) */
621*4882a593Smuzhiyun iv : 1, /* instruction set field valid */
622*4882a593Smuzhiyun pl : 2, /* privilege level */
623*4882a593Smuzhiyun pv : 1, /* privilege level field valid */
624*4882a593Smuzhiyun mcc : 1, /* Machine check corrected */
625*4882a593Smuzhiyun reserved3 : 3,
626*4882a593Smuzhiyun pi : 1; /* Precise instruction pointer
627*4882a593Smuzhiyun * structure is valid
628*4882a593Smuzhiyun */
629*4882a593Smuzhiyun } pal_reg_file_check_info_t;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun typedef struct pal_uarch_check_info_s {
632*4882a593Smuzhiyun u64 sid : 5, /* Structure identification */
633*4882a593Smuzhiyun level : 3, /* Level of failure */
634*4882a593Smuzhiyun array_id : 4, /* Array identification */
635*4882a593Smuzhiyun op : 4, /* Type of
636*4882a593Smuzhiyun * operation that
637*4882a593Smuzhiyun * caused the machine
638*4882a593Smuzhiyun * check.
639*4882a593Smuzhiyun */
640*4882a593Smuzhiyun way : 6, /* Way of structure */
641*4882a593Smuzhiyun wv : 1, /* way valid */
642*4882a593Smuzhiyun xv : 1, /* index valid */
643*4882a593Smuzhiyun reserved1 : 6,
644*4882a593Smuzhiyun hlth : 2, /* Health indicator */
645*4882a593Smuzhiyun index : 8, /* Index or set of the uarch
646*4882a593Smuzhiyun * structure that failed.
647*4882a593Smuzhiyun */
648*4882a593Smuzhiyun reserved2 : 24,
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun is : 1, /* instruction set (1 == ia32) */
651*4882a593Smuzhiyun iv : 1, /* instruction set field valid */
652*4882a593Smuzhiyun pl : 2, /* privilege level */
653*4882a593Smuzhiyun pv : 1, /* privilege level field valid */
654*4882a593Smuzhiyun mcc : 1, /* Machine check corrected */
655*4882a593Smuzhiyun tv : 1, /* Target address
656*4882a593Smuzhiyun * structure is valid
657*4882a593Smuzhiyun */
658*4882a593Smuzhiyun rq : 1, /* Requester identifier
659*4882a593Smuzhiyun * structure is valid
660*4882a593Smuzhiyun */
661*4882a593Smuzhiyun rp : 1, /* Responder identifier
662*4882a593Smuzhiyun * structure is valid
663*4882a593Smuzhiyun */
664*4882a593Smuzhiyun pi : 1; /* Precise instruction pointer
665*4882a593Smuzhiyun * structure is valid
666*4882a593Smuzhiyun */
667*4882a593Smuzhiyun } pal_uarch_check_info_t;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun typedef union pal_mc_error_info_u {
670*4882a593Smuzhiyun u64 pmei_data;
671*4882a593Smuzhiyun pal_processor_state_info_t pme_processor;
672*4882a593Smuzhiyun pal_cache_check_info_t pme_cache;
673*4882a593Smuzhiyun pal_tlb_check_info_t pme_tlb;
674*4882a593Smuzhiyun pal_bus_check_info_t pme_bus;
675*4882a593Smuzhiyun pal_reg_file_check_info_t pme_reg_file;
676*4882a593Smuzhiyun pal_uarch_check_info_t pme_uarch;
677*4882a593Smuzhiyun } pal_mc_error_info_t;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun #define pmci_proc_unknown_check pme_processor.uc
680*4882a593Smuzhiyun #define pmci_proc_bus_check pme_processor.bc
681*4882a593Smuzhiyun #define pmci_proc_tlb_check pme_processor.tc
682*4882a593Smuzhiyun #define pmci_proc_cache_check pme_processor.cc
683*4882a593Smuzhiyun #define pmci_proc_dynamic_state_size pme_processor.dsize
684*4882a593Smuzhiyun #define pmci_proc_gpr_valid pme_processor.gr
685*4882a593Smuzhiyun #define pmci_proc_preserved_bank0_gpr_valid pme_processor.b0
686*4882a593Smuzhiyun #define pmci_proc_preserved_bank1_gpr_valid pme_processor.b1
687*4882a593Smuzhiyun #define pmci_proc_fp_valid pme_processor.fp
688*4882a593Smuzhiyun #define pmci_proc_predicate_regs_valid pme_processor.pr
689*4882a593Smuzhiyun #define pmci_proc_branch_regs_valid pme_processor.br
690*4882a593Smuzhiyun #define pmci_proc_app_regs_valid pme_processor.ar
691*4882a593Smuzhiyun #define pmci_proc_region_regs_valid pme_processor.rr
692*4882a593Smuzhiyun #define pmci_proc_translation_regs_valid pme_processor.tr
693*4882a593Smuzhiyun #define pmci_proc_debug_regs_valid pme_processor.dr
694*4882a593Smuzhiyun #define pmci_proc_perf_counters_valid pme_processor.pc
695*4882a593Smuzhiyun #define pmci_proc_control_regs_valid pme_processor.cr
696*4882a593Smuzhiyun #define pmci_proc_machine_check_expected pme_processor.ex
697*4882a593Smuzhiyun #define pmci_proc_machine_check_corrected pme_processor.cm
698*4882a593Smuzhiyun #define pmci_proc_rse_valid pme_processor.rs
699*4882a593Smuzhiyun #define pmci_proc_machine_check_or_init pme_processor.in
700*4882a593Smuzhiyun #define pmci_proc_dynamic_state_valid pme_processor.dy
701*4882a593Smuzhiyun #define pmci_proc_operation pme_processor.op
702*4882a593Smuzhiyun #define pmci_proc_trap_lost pme_processor.tl
703*4882a593Smuzhiyun #define pmci_proc_hardware_damage pme_processor.hd
704*4882a593Smuzhiyun #define pmci_proc_uncontained_storage_damage pme_processor.us
705*4882a593Smuzhiyun #define pmci_proc_machine_check_isolated pme_processor.ci
706*4882a593Smuzhiyun #define pmci_proc_continuable pme_processor.co
707*4882a593Smuzhiyun #define pmci_proc_storage_intergrity_synced pme_processor.sy
708*4882a593Smuzhiyun #define pmci_proc_min_state_save_area_regd pme_processor.mn
709*4882a593Smuzhiyun #define pmci_proc_distinct_multiple_errors pme_processor.me
710*4882a593Smuzhiyun #define pmci_proc_pal_attempted_rendezvous pme_processor.ra
711*4882a593Smuzhiyun #define pmci_proc_pal_rendezvous_complete pme_processor.rz
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun #define pmci_cache_level pme_cache.level
715*4882a593Smuzhiyun #define pmci_cache_line_state pme_cache.mesi
716*4882a593Smuzhiyun #define pmci_cache_line_state_valid pme_cache.mv
717*4882a593Smuzhiyun #define pmci_cache_line_index pme_cache.index
718*4882a593Smuzhiyun #define pmci_cache_instr_cache_fail pme_cache.ic
719*4882a593Smuzhiyun #define pmci_cache_data_cache_fail pme_cache.dc
720*4882a593Smuzhiyun #define pmci_cache_line_tag_fail pme_cache.tl
721*4882a593Smuzhiyun #define pmci_cache_line_data_fail pme_cache.dl
722*4882a593Smuzhiyun #define pmci_cache_operation pme_cache.op
723*4882a593Smuzhiyun #define pmci_cache_way_valid pme_cache.wv
724*4882a593Smuzhiyun #define pmci_cache_target_address_valid pme_cache.tv
725*4882a593Smuzhiyun #define pmci_cache_way pme_cache.way
726*4882a593Smuzhiyun #define pmci_cache_mc pme_cache.mc
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun #define pmci_tlb_instr_translation_cache_fail pme_tlb.itc
729*4882a593Smuzhiyun #define pmci_tlb_data_translation_cache_fail pme_tlb.dtc
730*4882a593Smuzhiyun #define pmci_tlb_instr_translation_reg_fail pme_tlb.itr
731*4882a593Smuzhiyun #define pmci_tlb_data_translation_reg_fail pme_tlb.dtr
732*4882a593Smuzhiyun #define pmci_tlb_translation_reg_slot pme_tlb.tr_slot
733*4882a593Smuzhiyun #define pmci_tlb_mc pme_tlb.mc
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun #define pmci_bus_status_info pme_bus.bsi
736*4882a593Smuzhiyun #define pmci_bus_req_address_valid pme_bus.rq
737*4882a593Smuzhiyun #define pmci_bus_resp_address_valid pme_bus.rp
738*4882a593Smuzhiyun #define pmci_bus_target_address_valid pme_bus.tv
739*4882a593Smuzhiyun #define pmci_bus_error_severity pme_bus.sev
740*4882a593Smuzhiyun #define pmci_bus_transaction_type pme_bus.type
741*4882a593Smuzhiyun #define pmci_bus_cache_cache_transfer pme_bus.cc
742*4882a593Smuzhiyun #define pmci_bus_transaction_size pme_bus.size
743*4882a593Smuzhiyun #define pmci_bus_internal_error pme_bus.ib
744*4882a593Smuzhiyun #define pmci_bus_external_error pme_bus.eb
745*4882a593Smuzhiyun #define pmci_bus_mc pme_bus.mc
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun /*
748*4882a593Smuzhiyun * NOTE: this min_state_save area struct only includes the 1KB
749*4882a593Smuzhiyun * architectural state save area. The other 3 KB is scratch space
750*4882a593Smuzhiyun * for PAL.
751*4882a593Smuzhiyun */
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun typedef struct pal_min_state_area_s {
754*4882a593Smuzhiyun u64 pmsa_nat_bits; /* nat bits for saved GRs */
755*4882a593Smuzhiyun u64 pmsa_gr[15]; /* GR1 - GR15 */
756*4882a593Smuzhiyun u64 pmsa_bank0_gr[16]; /* GR16 - GR31 */
757*4882a593Smuzhiyun u64 pmsa_bank1_gr[16]; /* GR16 - GR31 */
758*4882a593Smuzhiyun u64 pmsa_pr; /* predicate registers */
759*4882a593Smuzhiyun u64 pmsa_br0; /* branch register 0 */
760*4882a593Smuzhiyun u64 pmsa_rsc; /* ar.rsc */
761*4882a593Smuzhiyun u64 pmsa_iip; /* cr.iip */
762*4882a593Smuzhiyun u64 pmsa_ipsr; /* cr.ipsr */
763*4882a593Smuzhiyun u64 pmsa_ifs; /* cr.ifs */
764*4882a593Smuzhiyun u64 pmsa_xip; /* previous iip */
765*4882a593Smuzhiyun u64 pmsa_xpsr; /* previous psr */
766*4882a593Smuzhiyun u64 pmsa_xfs; /* previous ifs */
767*4882a593Smuzhiyun u64 pmsa_br1; /* branch register 1 */
768*4882a593Smuzhiyun u64 pmsa_reserved[70]; /* pal_min_state_area should total to 1KB */
769*4882a593Smuzhiyun } pal_min_state_area_t;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun struct ia64_pal_retval {
773*4882a593Smuzhiyun /*
774*4882a593Smuzhiyun * A zero status value indicates call completed without error.
775*4882a593Smuzhiyun * A negative status value indicates reason of call failure.
776*4882a593Smuzhiyun * A positive status value indicates success but an
777*4882a593Smuzhiyun * informational value should be printed (e.g., "reboot for
778*4882a593Smuzhiyun * change to take effect").
779*4882a593Smuzhiyun */
780*4882a593Smuzhiyun s64 status;
781*4882a593Smuzhiyun u64 v0;
782*4882a593Smuzhiyun u64 v1;
783*4882a593Smuzhiyun u64 v2;
784*4882a593Smuzhiyun };
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /*
787*4882a593Smuzhiyun * Note: Currently unused PAL arguments are generally labeled
788*4882a593Smuzhiyun * "reserved" so the value specified in the PAL documentation
789*4882a593Smuzhiyun * (generally 0) MUST be passed. Reserved parameters are not optional
790*4882a593Smuzhiyun * parameters.
791*4882a593Smuzhiyun */
792*4882a593Smuzhiyun extern struct ia64_pal_retval ia64_pal_call_static (u64, u64, u64, u64);
793*4882a593Smuzhiyun extern struct ia64_pal_retval ia64_pal_call_stacked (u64, u64, u64, u64);
794*4882a593Smuzhiyun extern struct ia64_pal_retval ia64_pal_call_phys_static (u64, u64, u64, u64);
795*4882a593Smuzhiyun extern struct ia64_pal_retval ia64_pal_call_phys_stacked (u64, u64, u64, u64);
796*4882a593Smuzhiyun extern void ia64_save_scratch_fpregs (struct ia64_fpreg *);
797*4882a593Smuzhiyun extern void ia64_load_scratch_fpregs (struct ia64_fpreg *);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun #define PAL_CALL(iprv,a0,a1,a2,a3) do { \
800*4882a593Smuzhiyun struct ia64_fpreg fr[6]; \
801*4882a593Smuzhiyun ia64_save_scratch_fpregs(fr); \
802*4882a593Smuzhiyun iprv = ia64_pal_call_static(a0, a1, a2, a3); \
803*4882a593Smuzhiyun ia64_load_scratch_fpregs(fr); \
804*4882a593Smuzhiyun } while (0)
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun #define PAL_CALL_STK(iprv,a0,a1,a2,a3) do { \
807*4882a593Smuzhiyun struct ia64_fpreg fr[6]; \
808*4882a593Smuzhiyun ia64_save_scratch_fpregs(fr); \
809*4882a593Smuzhiyun iprv = ia64_pal_call_stacked(a0, a1, a2, a3); \
810*4882a593Smuzhiyun ia64_load_scratch_fpregs(fr); \
811*4882a593Smuzhiyun } while (0)
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun #define PAL_CALL_PHYS(iprv,a0,a1,a2,a3) do { \
814*4882a593Smuzhiyun struct ia64_fpreg fr[6]; \
815*4882a593Smuzhiyun ia64_save_scratch_fpregs(fr); \
816*4882a593Smuzhiyun iprv = ia64_pal_call_phys_static(a0, a1, a2, a3); \
817*4882a593Smuzhiyun ia64_load_scratch_fpregs(fr); \
818*4882a593Smuzhiyun } while (0)
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun #define PAL_CALL_PHYS_STK(iprv,a0,a1,a2,a3) do { \
821*4882a593Smuzhiyun struct ia64_fpreg fr[6]; \
822*4882a593Smuzhiyun ia64_save_scratch_fpregs(fr); \
823*4882a593Smuzhiyun iprv = ia64_pal_call_phys_stacked(a0, a1, a2, a3); \
824*4882a593Smuzhiyun ia64_load_scratch_fpregs(fr); \
825*4882a593Smuzhiyun } while (0)
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun typedef int (*ia64_pal_handler) (u64, ...);
828*4882a593Smuzhiyun extern ia64_pal_handler ia64_pal;
829*4882a593Smuzhiyun extern void ia64_pal_handler_init (void *);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun extern ia64_pal_handler ia64_pal;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun extern pal_cache_config_info_t l0d_cache_config_info;
834*4882a593Smuzhiyun extern pal_cache_config_info_t l0i_cache_config_info;
835*4882a593Smuzhiyun extern pal_cache_config_info_t l1_cache_config_info;
836*4882a593Smuzhiyun extern pal_cache_config_info_t l2_cache_config_info;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun extern pal_cache_protection_info_t l0d_cache_protection_info;
839*4882a593Smuzhiyun extern pal_cache_protection_info_t l0i_cache_protection_info;
840*4882a593Smuzhiyun extern pal_cache_protection_info_t l1_cache_protection_info;
841*4882a593Smuzhiyun extern pal_cache_protection_info_t l2_cache_protection_info;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun extern pal_cache_config_info_t pal_cache_config_info_get(pal_cache_level_t,
844*4882a593Smuzhiyun pal_cache_type_t);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun extern pal_cache_protection_info_t pal_cache_protection_info_get(pal_cache_level_t,
847*4882a593Smuzhiyun pal_cache_type_t);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun extern void pal_error(int);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /* Useful wrappers for the current list of pal procedures */
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun typedef union pal_bus_features_u {
856*4882a593Smuzhiyun u64 pal_bus_features_val;
857*4882a593Smuzhiyun struct {
858*4882a593Smuzhiyun u64 pbf_reserved1 : 29;
859*4882a593Smuzhiyun u64 pbf_req_bus_parking : 1;
860*4882a593Smuzhiyun u64 pbf_bus_lock_mask : 1;
861*4882a593Smuzhiyun u64 pbf_enable_half_xfer_rate : 1;
862*4882a593Smuzhiyun u64 pbf_reserved2 : 20;
863*4882a593Smuzhiyun u64 pbf_enable_shared_line_replace : 1;
864*4882a593Smuzhiyun u64 pbf_enable_exclusive_line_replace : 1;
865*4882a593Smuzhiyun u64 pbf_disable_xaction_queueing : 1;
866*4882a593Smuzhiyun u64 pbf_disable_resp_err_check : 1;
867*4882a593Smuzhiyun u64 pbf_disable_berr_check : 1;
868*4882a593Smuzhiyun u64 pbf_disable_bus_req_internal_err_signal : 1;
869*4882a593Smuzhiyun u64 pbf_disable_bus_req_berr_signal : 1;
870*4882a593Smuzhiyun u64 pbf_disable_bus_init_event_check : 1;
871*4882a593Smuzhiyun u64 pbf_disable_bus_init_event_signal : 1;
872*4882a593Smuzhiyun u64 pbf_disable_bus_addr_err_check : 1;
873*4882a593Smuzhiyun u64 pbf_disable_bus_addr_err_signal : 1;
874*4882a593Smuzhiyun u64 pbf_disable_bus_data_err_check : 1;
875*4882a593Smuzhiyun } pal_bus_features_s;
876*4882a593Smuzhiyun } pal_bus_features_u_t;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun extern void pal_bus_features_print (u64);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /* Provide information about configurable processor bus features */
881*4882a593Smuzhiyun static inline s64
ia64_pal_bus_get_features(pal_bus_features_u_t * features_avail,pal_bus_features_u_t * features_status,pal_bus_features_u_t * features_control)882*4882a593Smuzhiyun ia64_pal_bus_get_features (pal_bus_features_u_t *features_avail,
883*4882a593Smuzhiyun pal_bus_features_u_t *features_status,
884*4882a593Smuzhiyun pal_bus_features_u_t *features_control)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun struct ia64_pal_retval iprv;
887*4882a593Smuzhiyun PAL_CALL_PHYS(iprv, PAL_BUS_GET_FEATURES, 0, 0, 0);
888*4882a593Smuzhiyun if (features_avail)
889*4882a593Smuzhiyun features_avail->pal_bus_features_val = iprv.v0;
890*4882a593Smuzhiyun if (features_status)
891*4882a593Smuzhiyun features_status->pal_bus_features_val = iprv.v1;
892*4882a593Smuzhiyun if (features_control)
893*4882a593Smuzhiyun features_control->pal_bus_features_val = iprv.v2;
894*4882a593Smuzhiyun return iprv.status;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /* Enables/disables specific processor bus features */
898*4882a593Smuzhiyun static inline s64
ia64_pal_bus_set_features(pal_bus_features_u_t feature_select)899*4882a593Smuzhiyun ia64_pal_bus_set_features (pal_bus_features_u_t feature_select)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun struct ia64_pal_retval iprv;
902*4882a593Smuzhiyun PAL_CALL_PHYS(iprv, PAL_BUS_SET_FEATURES, feature_select.pal_bus_features_val, 0, 0);
903*4882a593Smuzhiyun return iprv.status;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun /* Get detailed cache information */
907*4882a593Smuzhiyun static inline s64
ia64_pal_cache_config_info(u64 cache_level,u64 cache_type,pal_cache_config_info_t * conf)908*4882a593Smuzhiyun ia64_pal_cache_config_info (u64 cache_level, u64 cache_type, pal_cache_config_info_t *conf)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct ia64_pal_retval iprv;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun PAL_CALL(iprv, PAL_CACHE_INFO, cache_level, cache_type, 0);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (iprv.status == 0) {
915*4882a593Smuzhiyun conf->pcci_status = iprv.status;
916*4882a593Smuzhiyun conf->pcci_info_1.pcci1_data = iprv.v0;
917*4882a593Smuzhiyun conf->pcci_info_2.pcci2_data = iprv.v1;
918*4882a593Smuzhiyun conf->pcci_reserved = iprv.v2;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun return iprv.status;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun /* Get detailed cche protection information */
925*4882a593Smuzhiyun static inline s64
ia64_pal_cache_prot_info(u64 cache_level,u64 cache_type,pal_cache_protection_info_t * prot)926*4882a593Smuzhiyun ia64_pal_cache_prot_info (u64 cache_level, u64 cache_type, pal_cache_protection_info_t *prot)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun struct ia64_pal_retval iprv;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun PAL_CALL(iprv, PAL_CACHE_PROT_INFO, cache_level, cache_type, 0);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun if (iprv.status == 0) {
933*4882a593Smuzhiyun prot->pcpi_status = iprv.status;
934*4882a593Smuzhiyun prot->pcp_info[0].pcpi_data = iprv.v0 & 0xffffffff;
935*4882a593Smuzhiyun prot->pcp_info[1].pcpi_data = iprv.v0 >> 32;
936*4882a593Smuzhiyun prot->pcp_info[2].pcpi_data = iprv.v1 & 0xffffffff;
937*4882a593Smuzhiyun prot->pcp_info[3].pcpi_data = iprv.v1 >> 32;
938*4882a593Smuzhiyun prot->pcp_info[4].pcpi_data = iprv.v2 & 0xffffffff;
939*4882a593Smuzhiyun prot->pcp_info[5].pcpi_data = iprv.v2 >> 32;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun return iprv.status;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /*
945*4882a593Smuzhiyun * Flush the processor instruction or data caches. *PROGRESS must be
946*4882a593Smuzhiyun * initialized to zero before calling this for the first time..
947*4882a593Smuzhiyun */
948*4882a593Smuzhiyun static inline s64
ia64_pal_cache_flush(u64 cache_type,u64 invalidate,u64 * progress,u64 * vector)949*4882a593Smuzhiyun ia64_pal_cache_flush (u64 cache_type, u64 invalidate, u64 *progress, u64 *vector)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun struct ia64_pal_retval iprv;
952*4882a593Smuzhiyun PAL_CALL(iprv, PAL_CACHE_FLUSH, cache_type, invalidate, *progress);
953*4882a593Smuzhiyun if (vector)
954*4882a593Smuzhiyun *vector = iprv.v0;
955*4882a593Smuzhiyun *progress = iprv.v1;
956*4882a593Smuzhiyun return iprv.status;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun /* Initialize the processor controlled caches */
961*4882a593Smuzhiyun static inline s64
ia64_pal_cache_init(u64 level,u64 cache_type,u64 rest)962*4882a593Smuzhiyun ia64_pal_cache_init (u64 level, u64 cache_type, u64 rest)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun struct ia64_pal_retval iprv;
965*4882a593Smuzhiyun PAL_CALL(iprv, PAL_CACHE_INIT, level, cache_type, rest);
966*4882a593Smuzhiyun return iprv.status;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun /* Initialize the tags and data of a data or unified cache line of
970*4882a593Smuzhiyun * processor controlled cache to known values without the availability
971*4882a593Smuzhiyun * of backing memory.
972*4882a593Smuzhiyun */
973*4882a593Smuzhiyun static inline s64
ia64_pal_cache_line_init(u64 physical_addr,u64 data_value)974*4882a593Smuzhiyun ia64_pal_cache_line_init (u64 physical_addr, u64 data_value)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun struct ia64_pal_retval iprv;
977*4882a593Smuzhiyun PAL_CALL(iprv, PAL_CACHE_LINE_INIT, physical_addr, data_value, 0);
978*4882a593Smuzhiyun return iprv.status;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /* Read the data and tag of a processor controlled cache line for diags */
983*4882a593Smuzhiyun static inline s64
ia64_pal_cache_read(pal_cache_line_id_u_t line_id,u64 physical_addr)984*4882a593Smuzhiyun ia64_pal_cache_read (pal_cache_line_id_u_t line_id, u64 physical_addr)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun struct ia64_pal_retval iprv;
987*4882a593Smuzhiyun PAL_CALL_PHYS_STK(iprv, PAL_CACHE_READ, line_id.pclid_data,
988*4882a593Smuzhiyun physical_addr, 0);
989*4882a593Smuzhiyun return iprv.status;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /* Return summary information about the hierarchy of caches controlled by the processor */
ia64_pal_cache_summary(unsigned long * cache_levels,unsigned long * unique_caches)993*4882a593Smuzhiyun static inline long ia64_pal_cache_summary(unsigned long *cache_levels,
994*4882a593Smuzhiyun unsigned long *unique_caches)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun struct ia64_pal_retval iprv;
997*4882a593Smuzhiyun PAL_CALL(iprv, PAL_CACHE_SUMMARY, 0, 0, 0);
998*4882a593Smuzhiyun if (cache_levels)
999*4882a593Smuzhiyun *cache_levels = iprv.v0;
1000*4882a593Smuzhiyun if (unique_caches)
1001*4882a593Smuzhiyun *unique_caches = iprv.v1;
1002*4882a593Smuzhiyun return iprv.status;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /* Write the data and tag of a processor-controlled cache line for diags */
1006*4882a593Smuzhiyun static inline s64
ia64_pal_cache_write(pal_cache_line_id_u_t line_id,u64 physical_addr,u64 data)1007*4882a593Smuzhiyun ia64_pal_cache_write (pal_cache_line_id_u_t line_id, u64 physical_addr, u64 data)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1010*4882a593Smuzhiyun PAL_CALL_PHYS_STK(iprv, PAL_CACHE_WRITE, line_id.pclid_data,
1011*4882a593Smuzhiyun physical_addr, data);
1012*4882a593Smuzhiyun return iprv.status;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun /* Return the parameters needed to copy relocatable PAL procedures from ROM to memory */
1017*4882a593Smuzhiyun static inline s64
ia64_pal_copy_info(u64 copy_type,u64 num_procs,u64 num_iopics,u64 * buffer_size,u64 * buffer_align)1018*4882a593Smuzhiyun ia64_pal_copy_info (u64 copy_type, u64 num_procs, u64 num_iopics,
1019*4882a593Smuzhiyun u64 *buffer_size, u64 *buffer_align)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1022*4882a593Smuzhiyun PAL_CALL(iprv, PAL_COPY_INFO, copy_type, num_procs, num_iopics);
1023*4882a593Smuzhiyun if (buffer_size)
1024*4882a593Smuzhiyun *buffer_size = iprv.v0;
1025*4882a593Smuzhiyun if (buffer_align)
1026*4882a593Smuzhiyun *buffer_align = iprv.v1;
1027*4882a593Smuzhiyun return iprv.status;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /* Copy relocatable PAL procedures from ROM to memory */
1031*4882a593Smuzhiyun static inline s64
ia64_pal_copy_pal(u64 target_addr,u64 alloc_size,u64 processor,u64 * pal_proc_offset)1032*4882a593Smuzhiyun ia64_pal_copy_pal (u64 target_addr, u64 alloc_size, u64 processor, u64 *pal_proc_offset)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1035*4882a593Smuzhiyun PAL_CALL(iprv, PAL_COPY_PAL, target_addr, alloc_size, processor);
1036*4882a593Smuzhiyun if (pal_proc_offset)
1037*4882a593Smuzhiyun *pal_proc_offset = iprv.v0;
1038*4882a593Smuzhiyun return iprv.status;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /* Return the number of instruction and data debug register pairs */
ia64_pal_debug_info(unsigned long * inst_regs,unsigned long * data_regs)1042*4882a593Smuzhiyun static inline long ia64_pal_debug_info(unsigned long *inst_regs,
1043*4882a593Smuzhiyun unsigned long *data_regs)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1046*4882a593Smuzhiyun PAL_CALL(iprv, PAL_DEBUG_INFO, 0, 0, 0);
1047*4882a593Smuzhiyun if (inst_regs)
1048*4882a593Smuzhiyun *inst_regs = iprv.v0;
1049*4882a593Smuzhiyun if (data_regs)
1050*4882a593Smuzhiyun *data_regs = iprv.v1;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun return iprv.status;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun #ifdef TBD
1056*4882a593Smuzhiyun /* Switch from IA64-system environment to IA-32 system environment */
1057*4882a593Smuzhiyun static inline s64
ia64_pal_enter_ia32_env(ia32_env1,ia32_env2,ia32_env3)1058*4882a593Smuzhiyun ia64_pal_enter_ia32_env (ia32_env1, ia32_env2, ia32_env3)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1061*4882a593Smuzhiyun PAL_CALL(iprv, PAL_ENTER_IA_32_ENV, ia32_env1, ia32_env2, ia32_env3);
1062*4882a593Smuzhiyun return iprv.status;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun #endif
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun /* Get unique geographical address of this processor on its bus */
1067*4882a593Smuzhiyun static inline s64
ia64_pal_fixed_addr(u64 * global_unique_addr)1068*4882a593Smuzhiyun ia64_pal_fixed_addr (u64 *global_unique_addr)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1071*4882a593Smuzhiyun PAL_CALL(iprv, PAL_FIXED_ADDR, 0, 0, 0);
1072*4882a593Smuzhiyun if (global_unique_addr)
1073*4882a593Smuzhiyun *global_unique_addr = iprv.v0;
1074*4882a593Smuzhiyun return iprv.status;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun /* Get base frequency of the platform if generated by the processor */
ia64_pal_freq_base(unsigned long * platform_base_freq)1078*4882a593Smuzhiyun static inline long ia64_pal_freq_base(unsigned long *platform_base_freq)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1081*4882a593Smuzhiyun PAL_CALL(iprv, PAL_FREQ_BASE, 0, 0, 0);
1082*4882a593Smuzhiyun if (platform_base_freq)
1083*4882a593Smuzhiyun *platform_base_freq = iprv.v0;
1084*4882a593Smuzhiyun return iprv.status;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /*
1088*4882a593Smuzhiyun * Get the ratios for processor frequency, bus frequency and interval timer to
1089*4882a593Smuzhiyun * to base frequency of the platform
1090*4882a593Smuzhiyun */
1091*4882a593Smuzhiyun static inline s64
ia64_pal_freq_ratios(struct pal_freq_ratio * proc_ratio,struct pal_freq_ratio * bus_ratio,struct pal_freq_ratio * itc_ratio)1092*4882a593Smuzhiyun ia64_pal_freq_ratios (struct pal_freq_ratio *proc_ratio, struct pal_freq_ratio *bus_ratio,
1093*4882a593Smuzhiyun struct pal_freq_ratio *itc_ratio)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1096*4882a593Smuzhiyun PAL_CALL(iprv, PAL_FREQ_RATIOS, 0, 0, 0);
1097*4882a593Smuzhiyun if (proc_ratio)
1098*4882a593Smuzhiyun *(u64 *)proc_ratio = iprv.v0;
1099*4882a593Smuzhiyun if (bus_ratio)
1100*4882a593Smuzhiyun *(u64 *)bus_ratio = iprv.v1;
1101*4882a593Smuzhiyun if (itc_ratio)
1102*4882a593Smuzhiyun *(u64 *)itc_ratio = iprv.v2;
1103*4882a593Smuzhiyun return iprv.status;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /*
1107*4882a593Smuzhiyun * Get the current hardware resource sharing policy of the processor
1108*4882a593Smuzhiyun */
1109*4882a593Smuzhiyun static inline s64
ia64_pal_get_hw_policy(u64 proc_num,u64 * cur_policy,u64 * num_impacted,u64 * la)1110*4882a593Smuzhiyun ia64_pal_get_hw_policy (u64 proc_num, u64 *cur_policy, u64 *num_impacted,
1111*4882a593Smuzhiyun u64 *la)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1114*4882a593Smuzhiyun PAL_CALL(iprv, PAL_GET_HW_POLICY, proc_num, 0, 0);
1115*4882a593Smuzhiyun if (cur_policy)
1116*4882a593Smuzhiyun *cur_policy = iprv.v0;
1117*4882a593Smuzhiyun if (num_impacted)
1118*4882a593Smuzhiyun *num_impacted = iprv.v1;
1119*4882a593Smuzhiyun if (la)
1120*4882a593Smuzhiyun *la = iprv.v2;
1121*4882a593Smuzhiyun return iprv.status;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun /* Make the processor enter HALT or one of the implementation dependent low
1125*4882a593Smuzhiyun * power states where prefetching and execution are suspended and cache and
1126*4882a593Smuzhiyun * TLB coherency is not maintained.
1127*4882a593Smuzhiyun */
1128*4882a593Smuzhiyun static inline s64
ia64_pal_halt(u64 halt_state)1129*4882a593Smuzhiyun ia64_pal_halt (u64 halt_state)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1132*4882a593Smuzhiyun PAL_CALL(iprv, PAL_HALT, halt_state, 0, 0);
1133*4882a593Smuzhiyun return iprv.status;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun typedef union pal_power_mgmt_info_u {
1137*4882a593Smuzhiyun u64 ppmi_data;
1138*4882a593Smuzhiyun struct {
1139*4882a593Smuzhiyun u64 exit_latency : 16,
1140*4882a593Smuzhiyun entry_latency : 16,
1141*4882a593Smuzhiyun power_consumption : 28,
1142*4882a593Smuzhiyun im : 1,
1143*4882a593Smuzhiyun co : 1,
1144*4882a593Smuzhiyun reserved : 2;
1145*4882a593Smuzhiyun } pal_power_mgmt_info_s;
1146*4882a593Smuzhiyun } pal_power_mgmt_info_u_t;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* Return information about processor's optional power management capabilities. */
1149*4882a593Smuzhiyun static inline s64
ia64_pal_halt_info(pal_power_mgmt_info_u_t * power_buf)1150*4882a593Smuzhiyun ia64_pal_halt_info (pal_power_mgmt_info_u_t *power_buf)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1153*4882a593Smuzhiyun PAL_CALL_STK(iprv, PAL_HALT_INFO, (unsigned long) power_buf, 0, 0);
1154*4882a593Smuzhiyun return iprv.status;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* Get the current P-state information */
1158*4882a593Smuzhiyun static inline s64
ia64_pal_get_pstate(u64 * pstate_index,unsigned long type)1159*4882a593Smuzhiyun ia64_pal_get_pstate (u64 *pstate_index, unsigned long type)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1162*4882a593Smuzhiyun PAL_CALL_STK(iprv, PAL_GET_PSTATE, type, 0, 0);
1163*4882a593Smuzhiyun *pstate_index = iprv.v0;
1164*4882a593Smuzhiyun return iprv.status;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun /* Set the P-state */
1168*4882a593Smuzhiyun static inline s64
ia64_pal_set_pstate(u64 pstate_index)1169*4882a593Smuzhiyun ia64_pal_set_pstate (u64 pstate_index)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1172*4882a593Smuzhiyun PAL_CALL_STK(iprv, PAL_SET_PSTATE, pstate_index, 0, 0);
1173*4882a593Smuzhiyun return iprv.status;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /* Processor branding information*/
1177*4882a593Smuzhiyun static inline s64
ia64_pal_get_brand_info(char * brand_info)1178*4882a593Smuzhiyun ia64_pal_get_brand_info (char *brand_info)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1181*4882a593Smuzhiyun PAL_CALL_STK(iprv, PAL_BRAND_INFO, 0, (u64)brand_info, 0);
1182*4882a593Smuzhiyun return iprv.status;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* Cause the processor to enter LIGHT HALT state, where prefetching and execution are
1186*4882a593Smuzhiyun * suspended, but cache and TLB coherency is maintained.
1187*4882a593Smuzhiyun */
1188*4882a593Smuzhiyun static inline s64
ia64_pal_halt_light(void)1189*4882a593Smuzhiyun ia64_pal_halt_light (void)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1192*4882a593Smuzhiyun PAL_CALL(iprv, PAL_HALT_LIGHT, 0, 0, 0);
1193*4882a593Smuzhiyun return iprv.status;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun /* Clear all the processor error logging registers and reset the indicator that allows
1197*4882a593Smuzhiyun * the error logging registers to be written. This procedure also checks the pending
1198*4882a593Smuzhiyun * machine check bit and pending INIT bit and reports their states.
1199*4882a593Smuzhiyun */
1200*4882a593Smuzhiyun static inline s64
ia64_pal_mc_clear_log(u64 * pending_vector)1201*4882a593Smuzhiyun ia64_pal_mc_clear_log (u64 *pending_vector)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1204*4882a593Smuzhiyun PAL_CALL(iprv, PAL_MC_CLEAR_LOG, 0, 0, 0);
1205*4882a593Smuzhiyun if (pending_vector)
1206*4882a593Smuzhiyun *pending_vector = iprv.v0;
1207*4882a593Smuzhiyun return iprv.status;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun /* Ensure that all outstanding transactions in a processor are completed or that any
1211*4882a593Smuzhiyun * MCA due to thes outstanding transaction is taken.
1212*4882a593Smuzhiyun */
1213*4882a593Smuzhiyun static inline s64
ia64_pal_mc_drain(void)1214*4882a593Smuzhiyun ia64_pal_mc_drain (void)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1217*4882a593Smuzhiyun PAL_CALL(iprv, PAL_MC_DRAIN, 0, 0, 0);
1218*4882a593Smuzhiyun return iprv.status;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun /* Return the machine check dynamic processor state */
1222*4882a593Smuzhiyun static inline s64
ia64_pal_mc_dynamic_state(u64 info_type,u64 dy_buffer,u64 * size)1223*4882a593Smuzhiyun ia64_pal_mc_dynamic_state (u64 info_type, u64 dy_buffer, u64 *size)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1226*4882a593Smuzhiyun PAL_CALL(iprv, PAL_MC_DYNAMIC_STATE, info_type, dy_buffer, 0);
1227*4882a593Smuzhiyun if (size)
1228*4882a593Smuzhiyun *size = iprv.v0;
1229*4882a593Smuzhiyun return iprv.status;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /* Return processor machine check information */
1233*4882a593Smuzhiyun static inline s64
ia64_pal_mc_error_info(u64 info_index,u64 type_index,u64 * size,u64 * error_info)1234*4882a593Smuzhiyun ia64_pal_mc_error_info (u64 info_index, u64 type_index, u64 *size, u64 *error_info)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1237*4882a593Smuzhiyun PAL_CALL(iprv, PAL_MC_ERROR_INFO, info_index, type_index, 0);
1238*4882a593Smuzhiyun if (size)
1239*4882a593Smuzhiyun *size = iprv.v0;
1240*4882a593Smuzhiyun if (error_info)
1241*4882a593Smuzhiyun *error_info = iprv.v1;
1242*4882a593Smuzhiyun return iprv.status;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun /* Injects the requested processor error or returns info on
1246*4882a593Smuzhiyun * supported injection capabilities for current processor implementation
1247*4882a593Smuzhiyun */
1248*4882a593Smuzhiyun static inline s64
ia64_pal_mc_error_inject_phys(u64 err_type_info,u64 err_struct_info,u64 err_data_buffer,u64 * capabilities,u64 * resources)1249*4882a593Smuzhiyun ia64_pal_mc_error_inject_phys (u64 err_type_info, u64 err_struct_info,
1250*4882a593Smuzhiyun u64 err_data_buffer, u64 *capabilities, u64 *resources)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1253*4882a593Smuzhiyun PAL_CALL_PHYS_STK(iprv, PAL_MC_ERROR_INJECT, err_type_info,
1254*4882a593Smuzhiyun err_struct_info, err_data_buffer);
1255*4882a593Smuzhiyun if (capabilities)
1256*4882a593Smuzhiyun *capabilities= iprv.v0;
1257*4882a593Smuzhiyun if (resources)
1258*4882a593Smuzhiyun *resources= iprv.v1;
1259*4882a593Smuzhiyun return iprv.status;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun static inline s64
ia64_pal_mc_error_inject_virt(u64 err_type_info,u64 err_struct_info,u64 err_data_buffer,u64 * capabilities,u64 * resources)1263*4882a593Smuzhiyun ia64_pal_mc_error_inject_virt (u64 err_type_info, u64 err_struct_info,
1264*4882a593Smuzhiyun u64 err_data_buffer, u64 *capabilities, u64 *resources)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1267*4882a593Smuzhiyun PAL_CALL_STK(iprv, PAL_MC_ERROR_INJECT, err_type_info,
1268*4882a593Smuzhiyun err_struct_info, err_data_buffer);
1269*4882a593Smuzhiyun if (capabilities)
1270*4882a593Smuzhiyun *capabilities= iprv.v0;
1271*4882a593Smuzhiyun if (resources)
1272*4882a593Smuzhiyun *resources= iprv.v1;
1273*4882a593Smuzhiyun return iprv.status;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* Inform PALE_CHECK whether a machine check is expected so that PALE_CHECK willnot
1277*4882a593Smuzhiyun * attempt to correct any expected machine checks.
1278*4882a593Smuzhiyun */
1279*4882a593Smuzhiyun static inline s64
ia64_pal_mc_expected(u64 expected,u64 * previous)1280*4882a593Smuzhiyun ia64_pal_mc_expected (u64 expected, u64 *previous)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1283*4882a593Smuzhiyun PAL_CALL(iprv, PAL_MC_EXPECTED, expected, 0, 0);
1284*4882a593Smuzhiyun if (previous)
1285*4882a593Smuzhiyun *previous = iprv.v0;
1286*4882a593Smuzhiyun return iprv.status;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun typedef union pal_hw_tracking_u {
1290*4882a593Smuzhiyun u64 pht_data;
1291*4882a593Smuzhiyun struct {
1292*4882a593Smuzhiyun u64 itc :4, /* Instruction cache tracking */
1293*4882a593Smuzhiyun dct :4, /* Date cache tracking */
1294*4882a593Smuzhiyun itt :4, /* Instruction TLB tracking */
1295*4882a593Smuzhiyun ddt :4, /* Data TLB tracking */
1296*4882a593Smuzhiyun reserved:48;
1297*4882a593Smuzhiyun } pal_hw_tracking_s;
1298*4882a593Smuzhiyun } pal_hw_tracking_u_t;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /*
1301*4882a593Smuzhiyun * Hardware tracking status.
1302*4882a593Smuzhiyun */
1303*4882a593Smuzhiyun static inline s64
ia64_pal_mc_hw_tracking(u64 * status)1304*4882a593Smuzhiyun ia64_pal_mc_hw_tracking (u64 *status)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1307*4882a593Smuzhiyun PAL_CALL(iprv, PAL_MC_HW_TRACKING, 0, 0, 0);
1308*4882a593Smuzhiyun if (status)
1309*4882a593Smuzhiyun *status = iprv.v0;
1310*4882a593Smuzhiyun return iprv.status;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun /* Register a platform dependent location with PAL to which it can save
1314*4882a593Smuzhiyun * minimal processor state in the event of a machine check or initialization
1315*4882a593Smuzhiyun * event.
1316*4882a593Smuzhiyun */
1317*4882a593Smuzhiyun static inline s64
ia64_pal_mc_register_mem(u64 physical_addr,u64 size,u64 * req_size)1318*4882a593Smuzhiyun ia64_pal_mc_register_mem (u64 physical_addr, u64 size, u64 *req_size)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1321*4882a593Smuzhiyun PAL_CALL(iprv, PAL_MC_REGISTER_MEM, physical_addr, size, 0);
1322*4882a593Smuzhiyun if (req_size)
1323*4882a593Smuzhiyun *req_size = iprv.v0;
1324*4882a593Smuzhiyun return iprv.status;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /* Restore minimal architectural processor state, set CMC interrupt if necessary
1328*4882a593Smuzhiyun * and resume execution
1329*4882a593Smuzhiyun */
1330*4882a593Smuzhiyun static inline s64
ia64_pal_mc_resume(u64 set_cmci,u64 save_ptr)1331*4882a593Smuzhiyun ia64_pal_mc_resume (u64 set_cmci, u64 save_ptr)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1334*4882a593Smuzhiyun PAL_CALL(iprv, PAL_MC_RESUME, set_cmci, save_ptr, 0);
1335*4882a593Smuzhiyun return iprv.status;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /* Return the memory attributes implemented by the processor */
1339*4882a593Smuzhiyun static inline s64
ia64_pal_mem_attrib(u64 * mem_attrib)1340*4882a593Smuzhiyun ia64_pal_mem_attrib (u64 *mem_attrib)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1343*4882a593Smuzhiyun PAL_CALL(iprv, PAL_MEM_ATTRIB, 0, 0, 0);
1344*4882a593Smuzhiyun if (mem_attrib)
1345*4882a593Smuzhiyun *mem_attrib = iprv.v0 & 0xff;
1346*4882a593Smuzhiyun return iprv.status;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun /* Return the amount of memory needed for second phase of processor
1350*4882a593Smuzhiyun * self-test and the required alignment of memory.
1351*4882a593Smuzhiyun */
1352*4882a593Smuzhiyun static inline s64
ia64_pal_mem_for_test(u64 * bytes_needed,u64 * alignment)1353*4882a593Smuzhiyun ia64_pal_mem_for_test (u64 *bytes_needed, u64 *alignment)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1356*4882a593Smuzhiyun PAL_CALL(iprv, PAL_MEM_FOR_TEST, 0, 0, 0);
1357*4882a593Smuzhiyun if (bytes_needed)
1358*4882a593Smuzhiyun *bytes_needed = iprv.v0;
1359*4882a593Smuzhiyun if (alignment)
1360*4882a593Smuzhiyun *alignment = iprv.v1;
1361*4882a593Smuzhiyun return iprv.status;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun typedef union pal_perf_mon_info_u {
1365*4882a593Smuzhiyun u64 ppmi_data;
1366*4882a593Smuzhiyun struct {
1367*4882a593Smuzhiyun u64 generic : 8,
1368*4882a593Smuzhiyun width : 8,
1369*4882a593Smuzhiyun cycles : 8,
1370*4882a593Smuzhiyun retired : 8,
1371*4882a593Smuzhiyun reserved : 32;
1372*4882a593Smuzhiyun } pal_perf_mon_info_s;
1373*4882a593Smuzhiyun } pal_perf_mon_info_u_t;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun /* Return the performance monitor information about what can be counted
1376*4882a593Smuzhiyun * and how to configure the monitors to count the desired events.
1377*4882a593Smuzhiyun */
1378*4882a593Smuzhiyun static inline s64
ia64_pal_perf_mon_info(u64 * pm_buffer,pal_perf_mon_info_u_t * pm_info)1379*4882a593Smuzhiyun ia64_pal_perf_mon_info (u64 *pm_buffer, pal_perf_mon_info_u_t *pm_info)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1382*4882a593Smuzhiyun PAL_CALL(iprv, PAL_PERF_MON_INFO, (unsigned long) pm_buffer, 0, 0);
1383*4882a593Smuzhiyun if (pm_info)
1384*4882a593Smuzhiyun pm_info->ppmi_data = iprv.v0;
1385*4882a593Smuzhiyun return iprv.status;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /* Specifies the physical address of the processor interrupt block
1389*4882a593Smuzhiyun * and I/O port space.
1390*4882a593Smuzhiyun */
1391*4882a593Smuzhiyun static inline s64
ia64_pal_platform_addr(u64 type,u64 physical_addr)1392*4882a593Smuzhiyun ia64_pal_platform_addr (u64 type, u64 physical_addr)
1393*4882a593Smuzhiyun {
1394*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1395*4882a593Smuzhiyun PAL_CALL(iprv, PAL_PLATFORM_ADDR, type, physical_addr, 0);
1396*4882a593Smuzhiyun return iprv.status;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /* Set the SAL PMI entrypoint in memory */
1400*4882a593Smuzhiyun static inline s64
ia64_pal_pmi_entrypoint(u64 sal_pmi_entry_addr)1401*4882a593Smuzhiyun ia64_pal_pmi_entrypoint (u64 sal_pmi_entry_addr)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1404*4882a593Smuzhiyun PAL_CALL(iprv, PAL_PMI_ENTRYPOINT, sal_pmi_entry_addr, 0, 0);
1405*4882a593Smuzhiyun return iprv.status;
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun struct pal_features_s;
1409*4882a593Smuzhiyun /* Provide information about configurable processor features */
1410*4882a593Smuzhiyun static inline s64
ia64_pal_proc_get_features(u64 * features_avail,u64 * features_status,u64 * features_control,u64 features_set)1411*4882a593Smuzhiyun ia64_pal_proc_get_features (u64 *features_avail,
1412*4882a593Smuzhiyun u64 *features_status,
1413*4882a593Smuzhiyun u64 *features_control,
1414*4882a593Smuzhiyun u64 features_set)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1417*4882a593Smuzhiyun PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, features_set, 0);
1418*4882a593Smuzhiyun if (iprv.status == 0) {
1419*4882a593Smuzhiyun *features_avail = iprv.v0;
1420*4882a593Smuzhiyun *features_status = iprv.v1;
1421*4882a593Smuzhiyun *features_control = iprv.v2;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun return iprv.status;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun /* Enable/disable processor dependent features */
1427*4882a593Smuzhiyun static inline s64
ia64_pal_proc_set_features(u64 feature_select)1428*4882a593Smuzhiyun ia64_pal_proc_set_features (u64 feature_select)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1431*4882a593Smuzhiyun PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES, feature_select, 0, 0);
1432*4882a593Smuzhiyun return iprv.status;
1433*4882a593Smuzhiyun }
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun /*
1436*4882a593Smuzhiyun * Put everything in a struct so we avoid the global offset table whenever
1437*4882a593Smuzhiyun * possible.
1438*4882a593Smuzhiyun */
1439*4882a593Smuzhiyun typedef struct ia64_ptce_info_s {
1440*4882a593Smuzhiyun unsigned long base;
1441*4882a593Smuzhiyun u32 count[2];
1442*4882a593Smuzhiyun u32 stride[2];
1443*4882a593Smuzhiyun } ia64_ptce_info_t;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun /* Return the information required for the architected loop used to purge
1446*4882a593Smuzhiyun * (initialize) the entire TC
1447*4882a593Smuzhiyun */
1448*4882a593Smuzhiyun static inline s64
ia64_get_ptce(ia64_ptce_info_t * ptce)1449*4882a593Smuzhiyun ia64_get_ptce (ia64_ptce_info_t *ptce)
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun if (!ptce)
1454*4882a593Smuzhiyun return -1;
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun PAL_CALL(iprv, PAL_PTCE_INFO, 0, 0, 0);
1457*4882a593Smuzhiyun if (iprv.status == 0) {
1458*4882a593Smuzhiyun ptce->base = iprv.v0;
1459*4882a593Smuzhiyun ptce->count[0] = iprv.v1 >> 32;
1460*4882a593Smuzhiyun ptce->count[1] = iprv.v1 & 0xffffffff;
1461*4882a593Smuzhiyun ptce->stride[0] = iprv.v2 >> 32;
1462*4882a593Smuzhiyun ptce->stride[1] = iprv.v2 & 0xffffffff;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun return iprv.status;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun /* Return info about implemented application and control registers. */
1468*4882a593Smuzhiyun static inline s64
ia64_pal_register_info(u64 info_request,u64 * reg_info_1,u64 * reg_info_2)1469*4882a593Smuzhiyun ia64_pal_register_info (u64 info_request, u64 *reg_info_1, u64 *reg_info_2)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1472*4882a593Smuzhiyun PAL_CALL(iprv, PAL_REGISTER_INFO, info_request, 0, 0);
1473*4882a593Smuzhiyun if (reg_info_1)
1474*4882a593Smuzhiyun *reg_info_1 = iprv.v0;
1475*4882a593Smuzhiyun if (reg_info_2)
1476*4882a593Smuzhiyun *reg_info_2 = iprv.v1;
1477*4882a593Smuzhiyun return iprv.status;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun typedef union pal_hints_u {
1481*4882a593Smuzhiyun unsigned long ph_data;
1482*4882a593Smuzhiyun struct {
1483*4882a593Smuzhiyun unsigned long si : 1,
1484*4882a593Smuzhiyun li : 1,
1485*4882a593Smuzhiyun reserved : 62;
1486*4882a593Smuzhiyun } pal_hints_s;
1487*4882a593Smuzhiyun } pal_hints_u_t;
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /* Return information about the register stack and RSE for this processor
1490*4882a593Smuzhiyun * implementation.
1491*4882a593Smuzhiyun */
ia64_pal_rse_info(unsigned long * num_phys_stacked,pal_hints_u_t * hints)1492*4882a593Smuzhiyun static inline long ia64_pal_rse_info(unsigned long *num_phys_stacked,
1493*4882a593Smuzhiyun pal_hints_u_t *hints)
1494*4882a593Smuzhiyun {
1495*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1496*4882a593Smuzhiyun PAL_CALL(iprv, PAL_RSE_INFO, 0, 0, 0);
1497*4882a593Smuzhiyun if (num_phys_stacked)
1498*4882a593Smuzhiyun *num_phys_stacked = iprv.v0;
1499*4882a593Smuzhiyun if (hints)
1500*4882a593Smuzhiyun hints->ph_data = iprv.v1;
1501*4882a593Smuzhiyun return iprv.status;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun /*
1505*4882a593Smuzhiyun * Set the current hardware resource sharing policy of the processor
1506*4882a593Smuzhiyun */
1507*4882a593Smuzhiyun static inline s64
ia64_pal_set_hw_policy(u64 policy)1508*4882a593Smuzhiyun ia64_pal_set_hw_policy (u64 policy)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1511*4882a593Smuzhiyun PAL_CALL(iprv, PAL_SET_HW_POLICY, policy, 0, 0);
1512*4882a593Smuzhiyun return iprv.status;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun /* Cause the processor to enter SHUTDOWN state, where prefetching and execution are
1516*4882a593Smuzhiyun * suspended, but cause cache and TLB coherency to be maintained.
1517*4882a593Smuzhiyun * This is usually called in IA-32 mode.
1518*4882a593Smuzhiyun */
1519*4882a593Smuzhiyun static inline s64
ia64_pal_shutdown(void)1520*4882a593Smuzhiyun ia64_pal_shutdown (void)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1523*4882a593Smuzhiyun PAL_CALL(iprv, PAL_SHUTDOWN, 0, 0, 0);
1524*4882a593Smuzhiyun return iprv.status;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /* Perform the second phase of processor self-test. */
1528*4882a593Smuzhiyun static inline s64
ia64_pal_test_proc(u64 test_addr,u64 test_size,u64 attributes,u64 * self_test_state)1529*4882a593Smuzhiyun ia64_pal_test_proc (u64 test_addr, u64 test_size, u64 attributes, u64 *self_test_state)
1530*4882a593Smuzhiyun {
1531*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1532*4882a593Smuzhiyun PAL_CALL(iprv, PAL_TEST_PROC, test_addr, test_size, attributes);
1533*4882a593Smuzhiyun if (self_test_state)
1534*4882a593Smuzhiyun *self_test_state = iprv.v0;
1535*4882a593Smuzhiyun return iprv.status;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun typedef union pal_version_u {
1539*4882a593Smuzhiyun u64 pal_version_val;
1540*4882a593Smuzhiyun struct {
1541*4882a593Smuzhiyun u64 pv_pal_b_rev : 8;
1542*4882a593Smuzhiyun u64 pv_pal_b_model : 8;
1543*4882a593Smuzhiyun u64 pv_reserved1 : 8;
1544*4882a593Smuzhiyun u64 pv_pal_vendor : 8;
1545*4882a593Smuzhiyun u64 pv_pal_a_rev : 8;
1546*4882a593Smuzhiyun u64 pv_pal_a_model : 8;
1547*4882a593Smuzhiyun u64 pv_reserved2 : 16;
1548*4882a593Smuzhiyun } pal_version_s;
1549*4882a593Smuzhiyun } pal_version_u_t;
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun /*
1553*4882a593Smuzhiyun * Return PAL version information. While the documentation states that
1554*4882a593Smuzhiyun * PAL_VERSION can be called in either physical or virtual mode, some
1555*4882a593Smuzhiyun * implementations only allow physical calls. We don't call it very often,
1556*4882a593Smuzhiyun * so the overhead isn't worth eliminating.
1557*4882a593Smuzhiyun */
1558*4882a593Smuzhiyun static inline s64
ia64_pal_version(pal_version_u_t * pal_min_version,pal_version_u_t * pal_cur_version)1559*4882a593Smuzhiyun ia64_pal_version (pal_version_u_t *pal_min_version, pal_version_u_t *pal_cur_version)
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1562*4882a593Smuzhiyun PAL_CALL_PHYS(iprv, PAL_VERSION, 0, 0, 0);
1563*4882a593Smuzhiyun if (pal_min_version)
1564*4882a593Smuzhiyun pal_min_version->pal_version_val = iprv.v0;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun if (pal_cur_version)
1567*4882a593Smuzhiyun pal_cur_version->pal_version_val = iprv.v1;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun return iprv.status;
1570*4882a593Smuzhiyun }
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun typedef union pal_tc_info_u {
1573*4882a593Smuzhiyun u64 pti_val;
1574*4882a593Smuzhiyun struct {
1575*4882a593Smuzhiyun u64 num_sets : 8,
1576*4882a593Smuzhiyun associativity : 8,
1577*4882a593Smuzhiyun num_entries : 16,
1578*4882a593Smuzhiyun pf : 1,
1579*4882a593Smuzhiyun unified : 1,
1580*4882a593Smuzhiyun reduce_tr : 1,
1581*4882a593Smuzhiyun reserved : 29;
1582*4882a593Smuzhiyun } pal_tc_info_s;
1583*4882a593Smuzhiyun } pal_tc_info_u_t;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun #define tc_reduce_tr pal_tc_info_s.reduce_tr
1586*4882a593Smuzhiyun #define tc_unified pal_tc_info_s.unified
1587*4882a593Smuzhiyun #define tc_pf pal_tc_info_s.pf
1588*4882a593Smuzhiyun #define tc_num_entries pal_tc_info_s.num_entries
1589*4882a593Smuzhiyun #define tc_associativity pal_tc_info_s.associativity
1590*4882a593Smuzhiyun #define tc_num_sets pal_tc_info_s.num_sets
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* Return information about the virtual memory characteristics of the processor
1594*4882a593Smuzhiyun * implementation.
1595*4882a593Smuzhiyun */
1596*4882a593Smuzhiyun static inline s64
ia64_pal_vm_info(u64 tc_level,u64 tc_type,pal_tc_info_u_t * tc_info,u64 * tc_pages)1597*4882a593Smuzhiyun ia64_pal_vm_info (u64 tc_level, u64 tc_type, pal_tc_info_u_t *tc_info, u64 *tc_pages)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1600*4882a593Smuzhiyun PAL_CALL(iprv, PAL_VM_INFO, tc_level, tc_type, 0);
1601*4882a593Smuzhiyun if (tc_info)
1602*4882a593Smuzhiyun tc_info->pti_val = iprv.v0;
1603*4882a593Smuzhiyun if (tc_pages)
1604*4882a593Smuzhiyun *tc_pages = iprv.v1;
1605*4882a593Smuzhiyun return iprv.status;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun /* Get page size information about the virtual memory characteristics of the processor
1609*4882a593Smuzhiyun * implementation.
1610*4882a593Smuzhiyun */
ia64_pal_vm_page_size(u64 * tr_pages,u64 * vw_pages)1611*4882a593Smuzhiyun static inline s64 ia64_pal_vm_page_size(u64 *tr_pages, u64 *vw_pages)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1614*4882a593Smuzhiyun PAL_CALL(iprv, PAL_VM_PAGE_SIZE, 0, 0, 0);
1615*4882a593Smuzhiyun if (tr_pages)
1616*4882a593Smuzhiyun *tr_pages = iprv.v0;
1617*4882a593Smuzhiyun if (vw_pages)
1618*4882a593Smuzhiyun *vw_pages = iprv.v1;
1619*4882a593Smuzhiyun return iprv.status;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun typedef union pal_vm_info_1_u {
1623*4882a593Smuzhiyun u64 pvi1_val;
1624*4882a593Smuzhiyun struct {
1625*4882a593Smuzhiyun u64 vw : 1,
1626*4882a593Smuzhiyun phys_add_size : 7,
1627*4882a593Smuzhiyun key_size : 8,
1628*4882a593Smuzhiyun max_pkr : 8,
1629*4882a593Smuzhiyun hash_tag_id : 8,
1630*4882a593Smuzhiyun max_dtr_entry : 8,
1631*4882a593Smuzhiyun max_itr_entry : 8,
1632*4882a593Smuzhiyun max_unique_tcs : 8,
1633*4882a593Smuzhiyun num_tc_levels : 8;
1634*4882a593Smuzhiyun } pal_vm_info_1_s;
1635*4882a593Smuzhiyun } pal_vm_info_1_u_t;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun #define PAL_MAX_PURGES 0xFFFF /* all ones is means unlimited */
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun typedef union pal_vm_info_2_u {
1640*4882a593Smuzhiyun u64 pvi2_val;
1641*4882a593Smuzhiyun struct {
1642*4882a593Smuzhiyun u64 impl_va_msb : 8,
1643*4882a593Smuzhiyun rid_size : 8,
1644*4882a593Smuzhiyun max_purges : 16,
1645*4882a593Smuzhiyun reserved : 32;
1646*4882a593Smuzhiyun } pal_vm_info_2_s;
1647*4882a593Smuzhiyun } pal_vm_info_2_u_t;
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun /* Get summary information about the virtual memory characteristics of the processor
1650*4882a593Smuzhiyun * implementation.
1651*4882a593Smuzhiyun */
1652*4882a593Smuzhiyun static inline s64
ia64_pal_vm_summary(pal_vm_info_1_u_t * vm_info_1,pal_vm_info_2_u_t * vm_info_2)1653*4882a593Smuzhiyun ia64_pal_vm_summary (pal_vm_info_1_u_t *vm_info_1, pal_vm_info_2_u_t *vm_info_2)
1654*4882a593Smuzhiyun {
1655*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1656*4882a593Smuzhiyun PAL_CALL(iprv, PAL_VM_SUMMARY, 0, 0, 0);
1657*4882a593Smuzhiyun if (vm_info_1)
1658*4882a593Smuzhiyun vm_info_1->pvi1_val = iprv.v0;
1659*4882a593Smuzhiyun if (vm_info_2)
1660*4882a593Smuzhiyun vm_info_2->pvi2_val = iprv.v1;
1661*4882a593Smuzhiyun return iprv.status;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun typedef union pal_vp_info_u {
1665*4882a593Smuzhiyun u64 pvi_val;
1666*4882a593Smuzhiyun struct {
1667*4882a593Smuzhiyun u64 index: 48, /* virtual feature set info */
1668*4882a593Smuzhiyun vmm_id: 16; /* feature set id */
1669*4882a593Smuzhiyun } pal_vp_info_s;
1670*4882a593Smuzhiyun } pal_vp_info_u_t;
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun /*
1673*4882a593Smuzhiyun * Returns information about virtual processor features
1674*4882a593Smuzhiyun */
1675*4882a593Smuzhiyun static inline s64
ia64_pal_vp_info(u64 feature_set,u64 vp_buffer,u64 * vp_info,u64 * vmm_id)1676*4882a593Smuzhiyun ia64_pal_vp_info (u64 feature_set, u64 vp_buffer, u64 *vp_info, u64 *vmm_id)
1677*4882a593Smuzhiyun {
1678*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1679*4882a593Smuzhiyun PAL_CALL(iprv, PAL_VP_INFO, feature_set, vp_buffer, 0);
1680*4882a593Smuzhiyun if (vp_info)
1681*4882a593Smuzhiyun *vp_info = iprv.v0;
1682*4882a593Smuzhiyun if (vmm_id)
1683*4882a593Smuzhiyun *vmm_id = iprv.v1;
1684*4882a593Smuzhiyun return iprv.status;
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun typedef union pal_itr_valid_u {
1688*4882a593Smuzhiyun u64 piv_val;
1689*4882a593Smuzhiyun struct {
1690*4882a593Smuzhiyun u64 access_rights_valid : 1,
1691*4882a593Smuzhiyun priv_level_valid : 1,
1692*4882a593Smuzhiyun dirty_bit_valid : 1,
1693*4882a593Smuzhiyun mem_attr_valid : 1,
1694*4882a593Smuzhiyun reserved : 60;
1695*4882a593Smuzhiyun } pal_tr_valid_s;
1696*4882a593Smuzhiyun } pal_tr_valid_u_t;
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun /* Read a translation register */
1699*4882a593Smuzhiyun static inline s64
ia64_pal_tr_read(u64 reg_num,u64 tr_type,u64 * tr_buffer,pal_tr_valid_u_t * tr_valid)1700*4882a593Smuzhiyun ia64_pal_tr_read (u64 reg_num, u64 tr_type, u64 *tr_buffer, pal_tr_valid_u_t *tr_valid)
1701*4882a593Smuzhiyun {
1702*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1703*4882a593Smuzhiyun PAL_CALL_PHYS_STK(iprv, PAL_VM_TR_READ, reg_num, tr_type,(u64)ia64_tpa(tr_buffer));
1704*4882a593Smuzhiyun if (tr_valid)
1705*4882a593Smuzhiyun tr_valid->piv_val = iprv.v0;
1706*4882a593Smuzhiyun return iprv.status;
1707*4882a593Smuzhiyun }
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun /*
1710*4882a593Smuzhiyun * PAL_PREFETCH_VISIBILITY transaction types
1711*4882a593Smuzhiyun */
1712*4882a593Smuzhiyun #define PAL_VISIBILITY_VIRTUAL 0
1713*4882a593Smuzhiyun #define PAL_VISIBILITY_PHYSICAL 1
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun /*
1716*4882a593Smuzhiyun * PAL_PREFETCH_VISIBILITY return codes
1717*4882a593Smuzhiyun */
1718*4882a593Smuzhiyun #define PAL_VISIBILITY_OK 1
1719*4882a593Smuzhiyun #define PAL_VISIBILITY_OK_REMOTE_NEEDED 0
1720*4882a593Smuzhiyun #define PAL_VISIBILITY_INVAL_ARG -2
1721*4882a593Smuzhiyun #define PAL_VISIBILITY_ERROR -3
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun static inline s64
ia64_pal_prefetch_visibility(s64 trans_type)1724*4882a593Smuzhiyun ia64_pal_prefetch_visibility (s64 trans_type)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1727*4882a593Smuzhiyun PAL_CALL(iprv, PAL_PREFETCH_VISIBILITY, trans_type, 0, 0);
1728*4882a593Smuzhiyun return iprv.status;
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /* data structure for getting information on logical to physical mappings */
1732*4882a593Smuzhiyun typedef union pal_log_overview_u {
1733*4882a593Smuzhiyun struct {
1734*4882a593Smuzhiyun u64 num_log :16, /* Total number of logical
1735*4882a593Smuzhiyun * processors on this die
1736*4882a593Smuzhiyun */
1737*4882a593Smuzhiyun tpc :8, /* Threads per core */
1738*4882a593Smuzhiyun reserved3 :8, /* Reserved */
1739*4882a593Smuzhiyun cpp :8, /* Cores per processor */
1740*4882a593Smuzhiyun reserved2 :8, /* Reserved */
1741*4882a593Smuzhiyun ppid :8, /* Physical processor ID */
1742*4882a593Smuzhiyun reserved1 :8; /* Reserved */
1743*4882a593Smuzhiyun } overview_bits;
1744*4882a593Smuzhiyun u64 overview_data;
1745*4882a593Smuzhiyun } pal_log_overview_t;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun typedef union pal_proc_n_log_info1_u{
1748*4882a593Smuzhiyun struct {
1749*4882a593Smuzhiyun u64 tid :16, /* Thread id */
1750*4882a593Smuzhiyun reserved2 :16, /* Reserved */
1751*4882a593Smuzhiyun cid :16, /* Core id */
1752*4882a593Smuzhiyun reserved1 :16; /* Reserved */
1753*4882a593Smuzhiyun } ppli1_bits;
1754*4882a593Smuzhiyun u64 ppli1_data;
1755*4882a593Smuzhiyun } pal_proc_n_log_info1_t;
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun typedef union pal_proc_n_log_info2_u {
1758*4882a593Smuzhiyun struct {
1759*4882a593Smuzhiyun u64 la :16, /* Logical address */
1760*4882a593Smuzhiyun reserved :48; /* Reserved */
1761*4882a593Smuzhiyun } ppli2_bits;
1762*4882a593Smuzhiyun u64 ppli2_data;
1763*4882a593Smuzhiyun } pal_proc_n_log_info2_t;
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun typedef struct pal_logical_to_physical_s
1766*4882a593Smuzhiyun {
1767*4882a593Smuzhiyun pal_log_overview_t overview;
1768*4882a593Smuzhiyun pal_proc_n_log_info1_t ppli1;
1769*4882a593Smuzhiyun pal_proc_n_log_info2_t ppli2;
1770*4882a593Smuzhiyun } pal_logical_to_physical_t;
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun #define overview_num_log overview.overview_bits.num_log
1773*4882a593Smuzhiyun #define overview_tpc overview.overview_bits.tpc
1774*4882a593Smuzhiyun #define overview_cpp overview.overview_bits.cpp
1775*4882a593Smuzhiyun #define overview_ppid overview.overview_bits.ppid
1776*4882a593Smuzhiyun #define log1_tid ppli1.ppli1_bits.tid
1777*4882a593Smuzhiyun #define log1_cid ppli1.ppli1_bits.cid
1778*4882a593Smuzhiyun #define log2_la ppli2.ppli2_bits.la
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun /* Get information on logical to physical processor mappings. */
1781*4882a593Smuzhiyun static inline s64
ia64_pal_logical_to_phys(u64 proc_number,pal_logical_to_physical_t * mapping)1782*4882a593Smuzhiyun ia64_pal_logical_to_phys(u64 proc_number, pal_logical_to_physical_t *mapping)
1783*4882a593Smuzhiyun {
1784*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun PAL_CALL(iprv, PAL_LOGICAL_TO_PHYSICAL, proc_number, 0, 0);
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun if (iprv.status == PAL_STATUS_SUCCESS)
1789*4882a593Smuzhiyun {
1790*4882a593Smuzhiyun mapping->overview.overview_data = iprv.v0;
1791*4882a593Smuzhiyun mapping->ppli1.ppli1_data = iprv.v1;
1792*4882a593Smuzhiyun mapping->ppli2.ppli2_data = iprv.v2;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun return iprv.status;
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun typedef struct pal_cache_shared_info_s
1799*4882a593Smuzhiyun {
1800*4882a593Smuzhiyun u64 num_shared;
1801*4882a593Smuzhiyun pal_proc_n_log_info1_t ppli1;
1802*4882a593Smuzhiyun pal_proc_n_log_info2_t ppli2;
1803*4882a593Smuzhiyun } pal_cache_shared_info_t;
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun /* Get information on logical to physical processor mappings. */
1806*4882a593Smuzhiyun static inline s64
ia64_pal_cache_shared_info(u64 level,u64 type,u64 proc_number,pal_cache_shared_info_t * info)1807*4882a593Smuzhiyun ia64_pal_cache_shared_info(u64 level,
1808*4882a593Smuzhiyun u64 type,
1809*4882a593Smuzhiyun u64 proc_number,
1810*4882a593Smuzhiyun pal_cache_shared_info_t *info)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun struct ia64_pal_retval iprv;
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun PAL_CALL(iprv, PAL_CACHE_SHARED_INFO, level, type, proc_number);
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun if (iprv.status == PAL_STATUS_SUCCESS) {
1817*4882a593Smuzhiyun info->num_shared = iprv.v0;
1818*4882a593Smuzhiyun info->ppli1.ppli1_data = iprv.v1;
1819*4882a593Smuzhiyun info->ppli2.ppli2_data = iprv.v2;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun return iprv.status;
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun #endif /* _ASM_IA64_PAL_H */
1827