xref: /OK3568_Linux_fs/kernel/arch/ia64/include/asm/hw_irq.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_IA64_HW_IRQ_H
3*4882a593Smuzhiyun #define _ASM_IA64_HW_IRQ_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun  * Copyright (C) 2001-2003 Hewlett-Packard Co
7*4882a593Smuzhiyun  *	David Mosberger-Tang <davidm@hpl.hp.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/sched.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/profile.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <asm/ptrace.h>
16*4882a593Smuzhiyun #include <asm/smp.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun typedef u8 ia64_vector;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /*
21*4882a593Smuzhiyun  * 0 special
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * 1,3-14 are reserved from firmware
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * 16-255 (vectored external interrupts) are available
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * 15 spurious interrupt (see IVR)
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * 16 lowest priority, 255 highest priority
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * 15 classes of 16 interrupts each.
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun #define IA64_MIN_VECTORED_IRQ		 16
34*4882a593Smuzhiyun #define IA64_MAX_VECTORED_IRQ		255
35*4882a593Smuzhiyun #define IA64_NUM_VECTORS		256
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define AUTO_ASSIGN			-1
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define IA64_SPURIOUS_INT_VECTOR	0x0f
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * Vectors 0x10-0x1f are used for low priority interrupts, e.g. CMCI.
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun #define IA64_CPEP_VECTOR		0x1c	/* corrected platform error polling vector */
45*4882a593Smuzhiyun #define IA64_CMCP_VECTOR		0x1d	/* corrected machine-check polling vector */
46*4882a593Smuzhiyun #define IA64_CPE_VECTOR			0x1e	/* corrected platform error interrupt vector */
47*4882a593Smuzhiyun #define IA64_CMC_VECTOR			0x1f	/* corrected machine-check interrupt vector */
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * Vectors 0x20-0x2f are reserved for legacy ISA IRQs.
50*4882a593Smuzhiyun  * Use vectors 0x30-0xe7 as the default device vector range for ia64.
51*4882a593Smuzhiyun  * Platforms may choose to reduce this range in platform_irq_setup, but the
52*4882a593Smuzhiyun  * platform range must fall within
53*4882a593Smuzhiyun  *	[IA64_DEF_FIRST_DEVICE_VECTOR..IA64_DEF_LAST_DEVICE_VECTOR]
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun extern int ia64_first_device_vector;
56*4882a593Smuzhiyun extern int ia64_last_device_vector;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #ifdef CONFIG_SMP
59*4882a593Smuzhiyun /* Reserve the lower priority vector than device vectors for "move IRQ" IPI */
60*4882a593Smuzhiyun #define IA64_IRQ_MOVE_VECTOR		0x30	/* "move IRQ" IPI */
61*4882a593Smuzhiyun #define IA64_DEF_FIRST_DEVICE_VECTOR	0x31
62*4882a593Smuzhiyun #else
63*4882a593Smuzhiyun #define IA64_DEF_FIRST_DEVICE_VECTOR	0x30
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun #define IA64_DEF_LAST_DEVICE_VECTOR	0xe7
66*4882a593Smuzhiyun #define IA64_FIRST_DEVICE_VECTOR	ia64_first_device_vector
67*4882a593Smuzhiyun #define IA64_LAST_DEVICE_VECTOR		ia64_last_device_vector
68*4882a593Smuzhiyun #define IA64_MAX_DEVICE_VECTORS		(IA64_DEF_LAST_DEVICE_VECTOR - IA64_DEF_FIRST_DEVICE_VECTOR + 1)
69*4882a593Smuzhiyun #define IA64_NUM_DEVICE_VECTORS		(IA64_LAST_DEVICE_VECTOR - IA64_FIRST_DEVICE_VECTOR + 1)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define IA64_MCA_RENDEZ_VECTOR		0xe8	/* MCA rendez interrupt */
72*4882a593Smuzhiyun #define IA64_PERFMON_VECTOR		0xee	/* performance monitor interrupt vector */
73*4882a593Smuzhiyun #define IA64_TIMER_VECTOR		0xef	/* use highest-prio group 15 interrupt for timer */
74*4882a593Smuzhiyun #define	IA64_MCA_WAKEUP_VECTOR		0xf0	/* MCA wakeup (must be >MCA_RENDEZ_VECTOR) */
75*4882a593Smuzhiyun #define IA64_IPI_LOCAL_TLB_FLUSH	0xfc	/* SMP flush local TLB */
76*4882a593Smuzhiyun #define IA64_IPI_RESCHEDULE		0xfd	/* SMP reschedule */
77*4882a593Smuzhiyun #define IA64_IPI_VECTOR			0xfe	/* inter-processor interrupt vector */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* Used for encoding redirected irqs */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define IA64_IRQ_REDIRECTED		(1 << 31)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* IA64 inter-cpu interrupt related definitions */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define IA64_IPI_DEFAULT_BASE_ADDR	0xfee00000
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Delivery modes for inter-cpu interrupts */
88*4882a593Smuzhiyun enum {
89*4882a593Smuzhiyun         IA64_IPI_DM_INT =       0x0,    /* pend an external interrupt */
90*4882a593Smuzhiyun         IA64_IPI_DM_PMI =       0x2,    /* pend a PMI */
91*4882a593Smuzhiyun         IA64_IPI_DM_NMI =       0x4,    /* pend an NMI (vector 2) */
92*4882a593Smuzhiyun         IA64_IPI_DM_INIT =      0x5,    /* pend an INIT interrupt */
93*4882a593Smuzhiyun         IA64_IPI_DM_EXTINT =    0x7,    /* pend an 8259-compatible interrupt. */
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun extern __u8 isa_irq_to_vector_map[16];
97*4882a593Smuzhiyun #define isa_irq_to_vector(x)	isa_irq_to_vector_map[(x)]
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun struct irq_cfg {
100*4882a593Smuzhiyun 	ia64_vector vector;
101*4882a593Smuzhiyun 	cpumask_t domain;
102*4882a593Smuzhiyun 	cpumask_t old_domain;
103*4882a593Smuzhiyun 	unsigned move_cleanup_count;
104*4882a593Smuzhiyun 	u8 move_in_progress : 1;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun extern spinlock_t vector_lock;
107*4882a593Smuzhiyun extern struct irq_cfg irq_cfg[NR_IRQS];
108*4882a593Smuzhiyun #define irq_to_domain(x)	irq_cfg[(x)].domain
109*4882a593Smuzhiyun DECLARE_PER_CPU(int[IA64_NUM_VECTORS], vector_irq);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun extern struct irq_chip irq_type_ia64_lsapic;	/* CPU-internal interrupt controller */
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define ia64_register_ipi	ia64_native_register_ipi
114*4882a593Smuzhiyun #define assign_irq_vector	ia64_native_assign_irq_vector
115*4882a593Smuzhiyun #define free_irq_vector		ia64_native_free_irq_vector
116*4882a593Smuzhiyun #define ia64_resend_irq		ia64_native_resend_irq
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun extern void ia64_native_register_ipi(void);
119*4882a593Smuzhiyun extern int bind_irq_vector(int irq, int vector, cpumask_t domain);
120*4882a593Smuzhiyun extern int ia64_native_assign_irq_vector (int irq);	/* allocate a free vector */
121*4882a593Smuzhiyun extern void ia64_native_free_irq_vector (int vector);
122*4882a593Smuzhiyun extern int reserve_irq_vector (int vector);
123*4882a593Smuzhiyun extern void __setup_vector_irq(int cpu);
124*4882a593Smuzhiyun extern void ia64_send_ipi (int cpu, int vector, int delivery_mode, int redirect);
125*4882a593Smuzhiyun extern void destroy_and_reserve_irq (unsigned int irq);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #ifdef CONFIG_SMP
128*4882a593Smuzhiyun extern int irq_prepare_move(int irq, int cpu);
129*4882a593Smuzhiyun extern void irq_complete_move(unsigned int irq);
130*4882a593Smuzhiyun #else
irq_prepare_move(int irq,int cpu)131*4882a593Smuzhiyun static inline int irq_prepare_move(int irq, int cpu) { return 0; }
irq_complete_move(unsigned int irq)132*4882a593Smuzhiyun static inline void irq_complete_move(unsigned int irq) {}
133*4882a593Smuzhiyun #endif
134*4882a593Smuzhiyun 
ia64_native_resend_irq(unsigned int vector)135*4882a593Smuzhiyun static inline void ia64_native_resend_irq(unsigned int vector)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	ia64_send_ipi(smp_processor_id(), vector, IA64_IPI_DM_INT, 0);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * Next follows the irq descriptor interface.  On IA-64, each CPU supports 256 interrupt
142*4882a593Smuzhiyun  * vectors.  On smaller systems, there is a one-to-one correspondence between interrupt
143*4882a593Smuzhiyun  * vectors and the Linux irq numbers.  However, larger systems may have multiple interrupt
144*4882a593Smuzhiyun  * domains meaning that the translation from vector number to irq number depends on the
145*4882a593Smuzhiyun  * interrupt domain that a CPU belongs to.  This API abstracts such platform-dependent
146*4882a593Smuzhiyun  * differences and provides a uniform means to translate between vector and irq numbers
147*4882a593Smuzhiyun  * and to obtain the irq descriptor for a given irq number.
148*4882a593Smuzhiyun  */
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* Extract the IA-64 vector that corresponds to IRQ.  */
151*4882a593Smuzhiyun static inline ia64_vector
irq_to_vector(int irq)152*4882a593Smuzhiyun irq_to_vector (int irq)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	return irq_cfg[irq].vector;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun  * Convert the local IA-64 vector to the corresponding irq number.  This translation is
159*4882a593Smuzhiyun  * done in the context of the interrupt domain that the currently executing CPU belongs
160*4882a593Smuzhiyun  * to.
161*4882a593Smuzhiyun  */
162*4882a593Smuzhiyun static inline unsigned int
local_vector_to_irq(ia64_vector vec)163*4882a593Smuzhiyun local_vector_to_irq (ia64_vector vec)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	return __this_cpu_read(vector_irq[vec]);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #endif /* _ASM_IA64_HW_IRQ_H */
169