1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (C) 2018 Hangzhou C-SKY Microsystems co.,ltd.
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/init.h>
5*4882a593Smuzhiyun #include <linux/mm.h>
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/sched.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <asm/mmu_context.h>
10*4882a593Smuzhiyun #include <asm/setup.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /*
13*4882a593Smuzhiyun * One C-SKY MMU TLB entry contain two PFN/page entry, ie:
14*4882a593Smuzhiyun * 1VPN -> 2PFN
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun #define TLB_ENTRY_SIZE (PAGE_SIZE * 2)
17*4882a593Smuzhiyun #define TLB_ENTRY_SIZE_MASK (PAGE_MASK << 1)
18*4882a593Smuzhiyun
flush_tlb_all(void)19*4882a593Smuzhiyun void flush_tlb_all(void)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun tlb_invalid_all();
22*4882a593Smuzhiyun }
23*4882a593Smuzhiyun
flush_tlb_mm(struct mm_struct * mm)24*4882a593Smuzhiyun void flush_tlb_mm(struct mm_struct *mm)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun #ifdef CONFIG_CPU_HAS_TLBI
27*4882a593Smuzhiyun asm volatile("tlbi.asids %0"::"r"(cpu_asid(mm)));
28*4882a593Smuzhiyun #else
29*4882a593Smuzhiyun tlb_invalid_all();
30*4882a593Smuzhiyun #endif
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * MMU operation regs only could invalid tlb entry in jtlb and we
35*4882a593Smuzhiyun * need change asid field to invalid I-utlb & D-utlb.
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #ifndef CONFIG_CPU_HAS_TLBI
38*4882a593Smuzhiyun #define restore_asid_inv_utlb(oldpid, newpid) \
39*4882a593Smuzhiyun do { \
40*4882a593Smuzhiyun if (oldpid == newpid) \
41*4882a593Smuzhiyun write_mmu_entryhi(oldpid + 1); \
42*4882a593Smuzhiyun write_mmu_entryhi(oldpid); \
43*4882a593Smuzhiyun } while (0)
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun
flush_tlb_range(struct vm_area_struct * vma,unsigned long start,unsigned long end)46*4882a593Smuzhiyun void flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
47*4882a593Smuzhiyun unsigned long end)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun unsigned long newpid = cpu_asid(vma->vm_mm);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun start &= TLB_ENTRY_SIZE_MASK;
52*4882a593Smuzhiyun end += TLB_ENTRY_SIZE - 1;
53*4882a593Smuzhiyun end &= TLB_ENTRY_SIZE_MASK;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #ifdef CONFIG_CPU_HAS_TLBI
56*4882a593Smuzhiyun while (start < end) {
57*4882a593Smuzhiyun asm volatile("tlbi.vas %0"::"r"(start | newpid));
58*4882a593Smuzhiyun start += 2*PAGE_SIZE;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun sync_is();
61*4882a593Smuzhiyun #else
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun unsigned long flags, oldpid;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun local_irq_save(flags);
66*4882a593Smuzhiyun oldpid = read_mmu_entryhi() & ASID_MASK;
67*4882a593Smuzhiyun while (start < end) {
68*4882a593Smuzhiyun int idx;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun write_mmu_entryhi(start | newpid);
71*4882a593Smuzhiyun start += 2*PAGE_SIZE;
72*4882a593Smuzhiyun tlb_probe();
73*4882a593Smuzhiyun idx = read_mmu_index();
74*4882a593Smuzhiyun if (idx >= 0)
75*4882a593Smuzhiyun tlb_invalid_indexed();
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun restore_asid_inv_utlb(oldpid, newpid);
78*4882a593Smuzhiyun local_irq_restore(flags);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
flush_tlb_kernel_range(unsigned long start,unsigned long end)83*4882a593Smuzhiyun void flush_tlb_kernel_range(unsigned long start, unsigned long end)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun start &= TLB_ENTRY_SIZE_MASK;
86*4882a593Smuzhiyun end += TLB_ENTRY_SIZE - 1;
87*4882a593Smuzhiyun end &= TLB_ENTRY_SIZE_MASK;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #ifdef CONFIG_CPU_HAS_TLBI
90*4882a593Smuzhiyun while (start < end) {
91*4882a593Smuzhiyun asm volatile("tlbi.vaas %0"::"r"(start));
92*4882a593Smuzhiyun start += 2*PAGE_SIZE;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun sync_is();
95*4882a593Smuzhiyun #else
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun unsigned long flags, oldpid;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun local_irq_save(flags);
100*4882a593Smuzhiyun oldpid = read_mmu_entryhi() & ASID_MASK;
101*4882a593Smuzhiyun while (start < end) {
102*4882a593Smuzhiyun int idx;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun write_mmu_entryhi(start | oldpid);
105*4882a593Smuzhiyun start += 2*PAGE_SIZE;
106*4882a593Smuzhiyun tlb_probe();
107*4882a593Smuzhiyun idx = read_mmu_index();
108*4882a593Smuzhiyun if (idx >= 0)
109*4882a593Smuzhiyun tlb_invalid_indexed();
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun restore_asid_inv_utlb(oldpid, oldpid);
112*4882a593Smuzhiyun local_irq_restore(flags);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
flush_tlb_page(struct vm_area_struct * vma,unsigned long addr)117*4882a593Smuzhiyun void flush_tlb_page(struct vm_area_struct *vma, unsigned long addr)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun int newpid = cpu_asid(vma->vm_mm);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun addr &= TLB_ENTRY_SIZE_MASK;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #ifdef CONFIG_CPU_HAS_TLBI
124*4882a593Smuzhiyun asm volatile("tlbi.vas %0"::"r"(addr | newpid));
125*4882a593Smuzhiyun sync_is();
126*4882a593Smuzhiyun #else
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun int oldpid, idx;
129*4882a593Smuzhiyun unsigned long flags;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun local_irq_save(flags);
132*4882a593Smuzhiyun oldpid = read_mmu_entryhi() & ASID_MASK;
133*4882a593Smuzhiyun write_mmu_entryhi(addr | newpid);
134*4882a593Smuzhiyun tlb_probe();
135*4882a593Smuzhiyun idx = read_mmu_index();
136*4882a593Smuzhiyun if (idx >= 0)
137*4882a593Smuzhiyun tlb_invalid_indexed();
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun restore_asid_inv_utlb(oldpid, newpid);
140*4882a593Smuzhiyun local_irq_restore(flags);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
flush_tlb_one(unsigned long addr)145*4882a593Smuzhiyun void flush_tlb_one(unsigned long addr)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun addr &= TLB_ENTRY_SIZE_MASK;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #ifdef CONFIG_CPU_HAS_TLBI
150*4882a593Smuzhiyun asm volatile("tlbi.vaas %0"::"r"(addr));
151*4882a593Smuzhiyun sync_is();
152*4882a593Smuzhiyun #else
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun int oldpid, idx;
155*4882a593Smuzhiyun unsigned long flags;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun local_irq_save(flags);
158*4882a593Smuzhiyun oldpid = read_mmu_entryhi() & ASID_MASK;
159*4882a593Smuzhiyun write_mmu_entryhi(addr | oldpid);
160*4882a593Smuzhiyun tlb_probe();
161*4882a593Smuzhiyun idx = read_mmu_index();
162*4882a593Smuzhiyun if (idx >= 0)
163*4882a593Smuzhiyun tlb_invalid_indexed();
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun restore_asid_inv_utlb(oldpid, oldpid);
166*4882a593Smuzhiyun local_irq_restore(flags);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun EXPORT_SYMBOL(flush_tlb_one);
171