xref: /OK3568_Linux_fs/kernel/arch/csky/mm/cachev1.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (C) 2018 Hangzhou C-SKY Microsystems co.,ltd.
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/spinlock.h>
5*4882a593Smuzhiyun #include <asm/cache.h>
6*4882a593Smuzhiyun #include <abi/reg_ops.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /* for L1-cache */
9*4882a593Smuzhiyun #define INS_CACHE		(1 << 0)
10*4882a593Smuzhiyun #define DATA_CACHE		(1 << 1)
11*4882a593Smuzhiyun #define CACHE_INV		(1 << 4)
12*4882a593Smuzhiyun #define CACHE_CLR		(1 << 5)
13*4882a593Smuzhiyun #define CACHE_OMS		(1 << 6)
14*4882a593Smuzhiyun #define CACHE_ITS		(1 << 7)
15*4882a593Smuzhiyun #define CACHE_LICF		(1 << 31)
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* for L2-cache */
18*4882a593Smuzhiyun #define CR22_LEVEL_SHIFT	(1)
19*4882a593Smuzhiyun #define CR22_SET_SHIFT		(7)
20*4882a593Smuzhiyun #define CR22_WAY_SHIFT		(30)
21*4882a593Smuzhiyun #define CR22_WAY_SHIFT_L2	(29)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun static DEFINE_SPINLOCK(cache_lock);
24*4882a593Smuzhiyun 
cache_op_line(unsigned long i,unsigned int val)25*4882a593Smuzhiyun static inline void cache_op_line(unsigned long i, unsigned int val)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun 	mtcr("cr22", i);
28*4882a593Smuzhiyun 	mtcr("cr17", val);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define CCR2_L2E (1 << 3)
cache_op_all(unsigned int value,unsigned int l2)32*4882a593Smuzhiyun static void cache_op_all(unsigned int value, unsigned int l2)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	mtcr("cr17", value | CACHE_CLR);
35*4882a593Smuzhiyun 	mb();
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	if (l2 && (mfcr_ccr2() & CCR2_L2E)) {
38*4882a593Smuzhiyun 		mtcr("cr24", value | CACHE_CLR);
39*4882a593Smuzhiyun 		mb();
40*4882a593Smuzhiyun 	}
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
cache_op_range(unsigned int start,unsigned int end,unsigned int value,unsigned int l2)43*4882a593Smuzhiyun static void cache_op_range(
44*4882a593Smuzhiyun 	unsigned int start,
45*4882a593Smuzhiyun 	unsigned int end,
46*4882a593Smuzhiyun 	unsigned int value,
47*4882a593Smuzhiyun 	unsigned int l2)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	unsigned long i, flags;
50*4882a593Smuzhiyun 	unsigned int val = value | CACHE_CLR | CACHE_OMS;
51*4882a593Smuzhiyun 	bool l2_sync;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	if (unlikely((end - start) >= PAGE_SIZE) ||
54*4882a593Smuzhiyun 	    unlikely(start < PAGE_OFFSET) ||
55*4882a593Smuzhiyun 	    unlikely(start >= PAGE_OFFSET + LOWMEM_LIMIT)) {
56*4882a593Smuzhiyun 		cache_op_all(value, l2);
57*4882a593Smuzhiyun 		return;
58*4882a593Smuzhiyun 	}
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	if ((mfcr_ccr2() & CCR2_L2E) && l2)
61*4882a593Smuzhiyun 		l2_sync = 1;
62*4882a593Smuzhiyun 	else
63*4882a593Smuzhiyun 		l2_sync = 0;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	spin_lock_irqsave(&cache_lock, flags);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	i = start & ~(L1_CACHE_BYTES - 1);
68*4882a593Smuzhiyun 	for (; i < end; i += L1_CACHE_BYTES) {
69*4882a593Smuzhiyun 		cache_op_line(i, val);
70*4882a593Smuzhiyun 		if (l2_sync) {
71*4882a593Smuzhiyun 			mb();
72*4882a593Smuzhiyun 			mtcr("cr24", val);
73*4882a593Smuzhiyun 		}
74*4882a593Smuzhiyun 	}
75*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cache_lock, flags);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	mb();
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
dcache_wb_line(unsigned long start)80*4882a593Smuzhiyun void dcache_wb_line(unsigned long start)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	asm volatile("idly4\n":::"memory");
83*4882a593Smuzhiyun 	cache_op_line(start, DATA_CACHE|CACHE_CLR);
84*4882a593Smuzhiyun 	mb();
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
icache_inv_range(unsigned long start,unsigned long end)87*4882a593Smuzhiyun void icache_inv_range(unsigned long start, unsigned long end)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	cache_op_range(start, end, INS_CACHE|CACHE_INV, 0);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
icache_inv_all(void)92*4882a593Smuzhiyun void icache_inv_all(void)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	cache_op_all(INS_CACHE|CACHE_INV, 0);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
local_icache_inv_all(void * priv)97*4882a593Smuzhiyun void local_icache_inv_all(void *priv)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	cache_op_all(INS_CACHE|CACHE_INV, 0);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
dcache_wb_range(unsigned long start,unsigned long end)102*4882a593Smuzhiyun void dcache_wb_range(unsigned long start, unsigned long end)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	cache_op_range(start, end, DATA_CACHE|CACHE_CLR, 0);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
dcache_wbinv_all(void)107*4882a593Smuzhiyun void dcache_wbinv_all(void)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	cache_op_all(DATA_CACHE|CACHE_CLR|CACHE_INV, 0);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
cache_wbinv_range(unsigned long start,unsigned long end)112*4882a593Smuzhiyun void cache_wbinv_range(unsigned long start, unsigned long end)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	cache_op_range(start, end, INS_CACHE|DATA_CACHE|CACHE_CLR|CACHE_INV, 0);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun EXPORT_SYMBOL(cache_wbinv_range);
117*4882a593Smuzhiyun 
cache_wbinv_all(void)118*4882a593Smuzhiyun void cache_wbinv_all(void)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	cache_op_all(INS_CACHE|DATA_CACHE|CACHE_CLR|CACHE_INV, 0);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
dma_wbinv_range(unsigned long start,unsigned long end)123*4882a593Smuzhiyun void dma_wbinv_range(unsigned long start, unsigned long end)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	cache_op_range(start, end, DATA_CACHE|CACHE_CLR|CACHE_INV, 1);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
dma_inv_range(unsigned long start,unsigned long end)128*4882a593Smuzhiyun void dma_inv_range(unsigned long start, unsigned long end)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	cache_op_range(start, end, DATA_CACHE|CACHE_CLR|CACHE_INV, 1);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
dma_wb_range(unsigned long start,unsigned long end)133*4882a593Smuzhiyun void dma_wb_range(unsigned long start, unsigned long end)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	cache_op_range(start, end, DATA_CACHE|CACHE_CLR|CACHE_INV, 1);
136*4882a593Smuzhiyun }
137