1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2011 Texas Instruments Incorporated
4*4882a593Smuzhiyun * Author: Mark Salter <msalter@redhat.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <linux/of.h>
7*4882a593Smuzhiyun #include <linux/of_address.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <asm/cache.h>
11*4882a593Smuzhiyun #include <asm/soc.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun * Internal Memory Control Registers for caches
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun #define IMCR_CCFG 0x0000
17*4882a593Smuzhiyun #define IMCR_L1PCFG 0x0020
18*4882a593Smuzhiyun #define IMCR_L1PCC 0x0024
19*4882a593Smuzhiyun #define IMCR_L1DCFG 0x0040
20*4882a593Smuzhiyun #define IMCR_L1DCC 0x0044
21*4882a593Smuzhiyun #define IMCR_L2ALLOC0 0x2000
22*4882a593Smuzhiyun #define IMCR_L2ALLOC1 0x2004
23*4882a593Smuzhiyun #define IMCR_L2ALLOC2 0x2008
24*4882a593Smuzhiyun #define IMCR_L2ALLOC3 0x200c
25*4882a593Smuzhiyun #define IMCR_L2WBAR 0x4000
26*4882a593Smuzhiyun #define IMCR_L2WWC 0x4004
27*4882a593Smuzhiyun #define IMCR_L2WIBAR 0x4010
28*4882a593Smuzhiyun #define IMCR_L2WIWC 0x4014
29*4882a593Smuzhiyun #define IMCR_L2IBAR 0x4018
30*4882a593Smuzhiyun #define IMCR_L2IWC 0x401c
31*4882a593Smuzhiyun #define IMCR_L1PIBAR 0x4020
32*4882a593Smuzhiyun #define IMCR_L1PIWC 0x4024
33*4882a593Smuzhiyun #define IMCR_L1DWIBAR 0x4030
34*4882a593Smuzhiyun #define IMCR_L1DWIWC 0x4034
35*4882a593Smuzhiyun #define IMCR_L1DWBAR 0x4040
36*4882a593Smuzhiyun #define IMCR_L1DWWC 0x4044
37*4882a593Smuzhiyun #define IMCR_L1DIBAR 0x4048
38*4882a593Smuzhiyun #define IMCR_L1DIWC 0x404c
39*4882a593Smuzhiyun #define IMCR_L2WB 0x5000
40*4882a593Smuzhiyun #define IMCR_L2WBINV 0x5004
41*4882a593Smuzhiyun #define IMCR_L2INV 0x5008
42*4882a593Smuzhiyun #define IMCR_L1PINV 0x5028
43*4882a593Smuzhiyun #define IMCR_L1DWB 0x5040
44*4882a593Smuzhiyun #define IMCR_L1DWBINV 0x5044
45*4882a593Smuzhiyun #define IMCR_L1DINV 0x5048
46*4882a593Smuzhiyun #define IMCR_MAR_BASE 0x8000
47*4882a593Smuzhiyun #define IMCR_MAR96_111 0x8180
48*4882a593Smuzhiyun #define IMCR_MAR128_191 0x8200
49*4882a593Smuzhiyun #define IMCR_MAR224_239 0x8380
50*4882a593Smuzhiyun #define IMCR_L2MPFAR 0xa000
51*4882a593Smuzhiyun #define IMCR_L2MPFSR 0xa004
52*4882a593Smuzhiyun #define IMCR_L2MPFCR 0xa008
53*4882a593Smuzhiyun #define IMCR_L2MPLK0 0xa100
54*4882a593Smuzhiyun #define IMCR_L2MPLK1 0xa104
55*4882a593Smuzhiyun #define IMCR_L2MPLK2 0xa108
56*4882a593Smuzhiyun #define IMCR_L2MPLK3 0xa10c
57*4882a593Smuzhiyun #define IMCR_L2MPLKCMD 0xa110
58*4882a593Smuzhiyun #define IMCR_L2MPLKSTAT 0xa114
59*4882a593Smuzhiyun #define IMCR_L2MPPA_BASE 0xa200
60*4882a593Smuzhiyun #define IMCR_L1PMPFAR 0xa400
61*4882a593Smuzhiyun #define IMCR_L1PMPFSR 0xa404
62*4882a593Smuzhiyun #define IMCR_L1PMPFCR 0xa408
63*4882a593Smuzhiyun #define IMCR_L1PMPLK0 0xa500
64*4882a593Smuzhiyun #define IMCR_L1PMPLK1 0xa504
65*4882a593Smuzhiyun #define IMCR_L1PMPLK2 0xa508
66*4882a593Smuzhiyun #define IMCR_L1PMPLK3 0xa50c
67*4882a593Smuzhiyun #define IMCR_L1PMPLKCMD 0xa510
68*4882a593Smuzhiyun #define IMCR_L1PMPLKSTAT 0xa514
69*4882a593Smuzhiyun #define IMCR_L1PMPPA_BASE 0xa600
70*4882a593Smuzhiyun #define IMCR_L1DMPFAR 0xac00
71*4882a593Smuzhiyun #define IMCR_L1DMPFSR 0xac04
72*4882a593Smuzhiyun #define IMCR_L1DMPFCR 0xac08
73*4882a593Smuzhiyun #define IMCR_L1DMPLK0 0xad00
74*4882a593Smuzhiyun #define IMCR_L1DMPLK1 0xad04
75*4882a593Smuzhiyun #define IMCR_L1DMPLK2 0xad08
76*4882a593Smuzhiyun #define IMCR_L1DMPLK3 0xad0c
77*4882a593Smuzhiyun #define IMCR_L1DMPLKCMD 0xad10
78*4882a593Smuzhiyun #define IMCR_L1DMPLKSTAT 0xad14
79*4882a593Smuzhiyun #define IMCR_L1DMPPA_BASE 0xae00
80*4882a593Smuzhiyun #define IMCR_L2PDWAKE0 0xc040
81*4882a593Smuzhiyun #define IMCR_L2PDWAKE1 0xc044
82*4882a593Smuzhiyun #define IMCR_L2PDSLEEP0 0xc050
83*4882a593Smuzhiyun #define IMCR_L2PDSLEEP1 0xc054
84*4882a593Smuzhiyun #define IMCR_L2PDSTAT0 0xc060
85*4882a593Smuzhiyun #define IMCR_L2PDSTAT1 0xc064
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun * CCFG register values and bits
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun #define L2MODE_0K_CACHE 0x0
91*4882a593Smuzhiyun #define L2MODE_32K_CACHE 0x1
92*4882a593Smuzhiyun #define L2MODE_64K_CACHE 0x2
93*4882a593Smuzhiyun #define L2MODE_128K_CACHE 0x3
94*4882a593Smuzhiyun #define L2MODE_256K_CACHE 0x7
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun #define L2PRIO_URGENT 0x0
97*4882a593Smuzhiyun #define L2PRIO_HIGH 0x1
98*4882a593Smuzhiyun #define L2PRIO_MEDIUM 0x2
99*4882a593Smuzhiyun #define L2PRIO_LOW 0x3
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define CCFG_ID 0x100 /* Invalidate L1P bit */
102*4882a593Smuzhiyun #define CCFG_IP 0x200 /* Invalidate L1D bit */
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static void __iomem *cache_base;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun * L1 & L2 caches generic functions
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun #define imcr_get(reg) soc_readl(cache_base + (reg))
110*4882a593Smuzhiyun #define imcr_set(reg, value) \
111*4882a593Smuzhiyun do { \
112*4882a593Smuzhiyun soc_writel((value), cache_base + (reg)); \
113*4882a593Smuzhiyun soc_readl(cache_base + (reg)); \
114*4882a593Smuzhiyun } while (0)
115*4882a593Smuzhiyun
cache_block_operation_wait(unsigned int wc_reg)116*4882a593Smuzhiyun static void cache_block_operation_wait(unsigned int wc_reg)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun /* Wait for completion */
119*4882a593Smuzhiyun while (imcr_get(wc_reg))
120*4882a593Smuzhiyun cpu_relax();
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static DEFINE_SPINLOCK(cache_lock);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * Generic function to perform a block cache operation as
127*4882a593Smuzhiyun * invalidate or writeback/invalidate
128*4882a593Smuzhiyun */
cache_block_operation(unsigned int * start,unsigned int * end,unsigned int bar_reg,unsigned int wc_reg)129*4882a593Smuzhiyun static void cache_block_operation(unsigned int *start,
130*4882a593Smuzhiyun unsigned int *end,
131*4882a593Smuzhiyun unsigned int bar_reg,
132*4882a593Smuzhiyun unsigned int wc_reg)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun unsigned long flags;
135*4882a593Smuzhiyun unsigned int wcnt =
136*4882a593Smuzhiyun (L2_CACHE_ALIGN_CNT((unsigned int) end)
137*4882a593Smuzhiyun - L2_CACHE_ALIGN_LOW((unsigned int) start)) >> 2;
138*4882a593Smuzhiyun unsigned int wc = 0;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun for (; wcnt; wcnt -= wc, start += wc) {
141*4882a593Smuzhiyun loop:
142*4882a593Smuzhiyun spin_lock_irqsave(&cache_lock, flags);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun * If another cache operation is occurring
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun if (unlikely(imcr_get(wc_reg))) {
148*4882a593Smuzhiyun spin_unlock_irqrestore(&cache_lock, flags);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Wait for previous operation completion */
151*4882a593Smuzhiyun cache_block_operation_wait(wc_reg);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Try again */
154*4882a593Smuzhiyun goto loop;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun imcr_set(bar_reg, L2_CACHE_ALIGN_LOW((unsigned int) start));
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (wcnt > 0xffff)
160*4882a593Smuzhiyun wc = 0xffff;
161*4882a593Smuzhiyun else
162*4882a593Smuzhiyun wc = wcnt;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Set word count value in the WC register */
165*4882a593Smuzhiyun imcr_set(wc_reg, wc & 0xffff);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun spin_unlock_irqrestore(&cache_lock, flags);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Wait for completion */
170*4882a593Smuzhiyun cache_block_operation_wait(wc_reg);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
cache_block_operation_nowait(unsigned int * start,unsigned int * end,unsigned int bar_reg,unsigned int wc_reg)174*4882a593Smuzhiyun static void cache_block_operation_nowait(unsigned int *start,
175*4882a593Smuzhiyun unsigned int *end,
176*4882a593Smuzhiyun unsigned int bar_reg,
177*4882a593Smuzhiyun unsigned int wc_reg)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun unsigned long flags;
180*4882a593Smuzhiyun unsigned int wcnt =
181*4882a593Smuzhiyun (L2_CACHE_ALIGN_CNT((unsigned int) end)
182*4882a593Smuzhiyun - L2_CACHE_ALIGN_LOW((unsigned int) start)) >> 2;
183*4882a593Smuzhiyun unsigned int wc = 0;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun for (; wcnt; wcnt -= wc, start += wc) {
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun spin_lock_irqsave(&cache_lock, flags);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun imcr_set(bar_reg, L2_CACHE_ALIGN_LOW((unsigned int) start));
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (wcnt > 0xffff)
192*4882a593Smuzhiyun wc = 0xffff;
193*4882a593Smuzhiyun else
194*4882a593Smuzhiyun wc = wcnt;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Set word count value in the WC register */
197*4882a593Smuzhiyun imcr_set(wc_reg, wc & 0xffff);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun spin_unlock_irqrestore(&cache_lock, flags);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* Don't wait for completion on last cache operation */
202*4882a593Smuzhiyun if (wcnt > 0xffff)
203*4882a593Smuzhiyun cache_block_operation_wait(wc_reg);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun * L1 caches management
209*4882a593Smuzhiyun */
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * Disable L1 caches
213*4882a593Smuzhiyun */
L1_cache_off(void)214*4882a593Smuzhiyun void L1_cache_off(void)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun unsigned int dummy;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun imcr_set(IMCR_L1PCFG, 0);
219*4882a593Smuzhiyun dummy = imcr_get(IMCR_L1PCFG);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun imcr_set(IMCR_L1DCFG, 0);
222*4882a593Smuzhiyun dummy = imcr_get(IMCR_L1DCFG);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun * Enable L1 caches
227*4882a593Smuzhiyun */
L1_cache_on(void)228*4882a593Smuzhiyun void L1_cache_on(void)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun unsigned int dummy;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun imcr_set(IMCR_L1PCFG, 7);
233*4882a593Smuzhiyun dummy = imcr_get(IMCR_L1PCFG);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun imcr_set(IMCR_L1DCFG, 7);
236*4882a593Smuzhiyun dummy = imcr_get(IMCR_L1DCFG);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /*
240*4882a593Smuzhiyun * L1P global-invalidate all
241*4882a593Smuzhiyun */
L1P_cache_global_invalidate(void)242*4882a593Smuzhiyun void L1P_cache_global_invalidate(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun unsigned int set = 1;
245*4882a593Smuzhiyun imcr_set(IMCR_L1PINV, set);
246*4882a593Smuzhiyun while (imcr_get(IMCR_L1PINV) & 1)
247*4882a593Smuzhiyun cpu_relax();
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun * L1D global-invalidate all
252*4882a593Smuzhiyun *
253*4882a593Smuzhiyun * Warning: this operation causes all updated data in L1D to
254*4882a593Smuzhiyun * be discarded rather than written back to the lower levels of
255*4882a593Smuzhiyun * memory
256*4882a593Smuzhiyun */
L1D_cache_global_invalidate(void)257*4882a593Smuzhiyun void L1D_cache_global_invalidate(void)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun unsigned int set = 1;
260*4882a593Smuzhiyun imcr_set(IMCR_L1DINV, set);
261*4882a593Smuzhiyun while (imcr_get(IMCR_L1DINV) & 1)
262*4882a593Smuzhiyun cpu_relax();
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
L1D_cache_global_writeback(void)265*4882a593Smuzhiyun void L1D_cache_global_writeback(void)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun unsigned int set = 1;
268*4882a593Smuzhiyun imcr_set(IMCR_L1DWB, set);
269*4882a593Smuzhiyun while (imcr_get(IMCR_L1DWB) & 1)
270*4882a593Smuzhiyun cpu_relax();
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
L1D_cache_global_writeback_invalidate(void)273*4882a593Smuzhiyun void L1D_cache_global_writeback_invalidate(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun unsigned int set = 1;
276*4882a593Smuzhiyun imcr_set(IMCR_L1DWBINV, set);
277*4882a593Smuzhiyun while (imcr_get(IMCR_L1DWBINV) & 1)
278*4882a593Smuzhiyun cpu_relax();
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun * L2 caches management
283*4882a593Smuzhiyun */
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * Set L2 operation mode
287*4882a593Smuzhiyun */
L2_cache_set_mode(unsigned int mode)288*4882a593Smuzhiyun void L2_cache_set_mode(unsigned int mode)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun unsigned int ccfg = imcr_get(IMCR_CCFG);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Clear and set the L2MODE bits in CCFG */
293*4882a593Smuzhiyun ccfg &= ~7;
294*4882a593Smuzhiyun ccfg |= (mode & 7);
295*4882a593Smuzhiyun imcr_set(IMCR_CCFG, ccfg);
296*4882a593Smuzhiyun ccfg = imcr_get(IMCR_CCFG);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun * L2 global-writeback and global-invalidate all
301*4882a593Smuzhiyun */
L2_cache_global_writeback_invalidate(void)302*4882a593Smuzhiyun void L2_cache_global_writeback_invalidate(void)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun imcr_set(IMCR_L2WBINV, 1);
305*4882a593Smuzhiyun while (imcr_get(IMCR_L2WBINV))
306*4882a593Smuzhiyun cpu_relax();
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun * L2 global-writeback all
311*4882a593Smuzhiyun */
L2_cache_global_writeback(void)312*4882a593Smuzhiyun void L2_cache_global_writeback(void)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun imcr_set(IMCR_L2WB, 1);
315*4882a593Smuzhiyun while (imcr_get(IMCR_L2WB))
316*4882a593Smuzhiyun cpu_relax();
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /*
320*4882a593Smuzhiyun * Cacheability controls
321*4882a593Smuzhiyun */
enable_caching(unsigned long start,unsigned long end)322*4882a593Smuzhiyun void enable_caching(unsigned long start, unsigned long end)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun unsigned int mar = IMCR_MAR_BASE + ((start >> 24) << 2);
325*4882a593Smuzhiyun unsigned int mar_e = IMCR_MAR_BASE + ((end >> 24) << 2);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun for (; mar <= mar_e; mar += 4)
328*4882a593Smuzhiyun imcr_set(mar, imcr_get(mar) | 1);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
disable_caching(unsigned long start,unsigned long end)331*4882a593Smuzhiyun void disable_caching(unsigned long start, unsigned long end)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun unsigned int mar = IMCR_MAR_BASE + ((start >> 24) << 2);
334*4882a593Smuzhiyun unsigned int mar_e = IMCR_MAR_BASE + ((end >> 24) << 2);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun for (; mar <= mar_e; mar += 4)
337*4882a593Smuzhiyun imcr_set(mar, imcr_get(mar) & ~1);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun * L1 block operations
343*4882a593Smuzhiyun */
L1P_cache_block_invalidate(unsigned int start,unsigned int end)344*4882a593Smuzhiyun void L1P_cache_block_invalidate(unsigned int start, unsigned int end)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun cache_block_operation((unsigned int *) start,
347*4882a593Smuzhiyun (unsigned int *) end,
348*4882a593Smuzhiyun IMCR_L1PIBAR, IMCR_L1PIWC);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun EXPORT_SYMBOL(L1P_cache_block_invalidate);
351*4882a593Smuzhiyun
L1D_cache_block_invalidate(unsigned int start,unsigned int end)352*4882a593Smuzhiyun void L1D_cache_block_invalidate(unsigned int start, unsigned int end)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun cache_block_operation((unsigned int *) start,
355*4882a593Smuzhiyun (unsigned int *) end,
356*4882a593Smuzhiyun IMCR_L1DIBAR, IMCR_L1DIWC);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
L1D_cache_block_writeback_invalidate(unsigned int start,unsigned int end)359*4882a593Smuzhiyun void L1D_cache_block_writeback_invalidate(unsigned int start, unsigned int end)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun cache_block_operation((unsigned int *) start,
362*4882a593Smuzhiyun (unsigned int *) end,
363*4882a593Smuzhiyun IMCR_L1DWIBAR, IMCR_L1DWIWC);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
L1D_cache_block_writeback(unsigned int start,unsigned int end)366*4882a593Smuzhiyun void L1D_cache_block_writeback(unsigned int start, unsigned int end)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun cache_block_operation((unsigned int *) start,
369*4882a593Smuzhiyun (unsigned int *) end,
370*4882a593Smuzhiyun IMCR_L1DWBAR, IMCR_L1DWWC);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun EXPORT_SYMBOL(L1D_cache_block_writeback);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /*
375*4882a593Smuzhiyun * L2 block operations
376*4882a593Smuzhiyun */
L2_cache_block_invalidate(unsigned int start,unsigned int end)377*4882a593Smuzhiyun void L2_cache_block_invalidate(unsigned int start, unsigned int end)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun cache_block_operation((unsigned int *) start,
380*4882a593Smuzhiyun (unsigned int *) end,
381*4882a593Smuzhiyun IMCR_L2IBAR, IMCR_L2IWC);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
L2_cache_block_writeback(unsigned int start,unsigned int end)384*4882a593Smuzhiyun void L2_cache_block_writeback(unsigned int start, unsigned int end)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun cache_block_operation((unsigned int *) start,
387*4882a593Smuzhiyun (unsigned int *) end,
388*4882a593Smuzhiyun IMCR_L2WBAR, IMCR_L2WWC);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
L2_cache_block_writeback_invalidate(unsigned int start,unsigned int end)391*4882a593Smuzhiyun void L2_cache_block_writeback_invalidate(unsigned int start, unsigned int end)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun cache_block_operation((unsigned int *) start,
394*4882a593Smuzhiyun (unsigned int *) end,
395*4882a593Smuzhiyun IMCR_L2WIBAR, IMCR_L2WIWC);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
L2_cache_block_invalidate_nowait(unsigned int start,unsigned int end)398*4882a593Smuzhiyun void L2_cache_block_invalidate_nowait(unsigned int start, unsigned int end)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun cache_block_operation_nowait((unsigned int *) start,
401*4882a593Smuzhiyun (unsigned int *) end,
402*4882a593Smuzhiyun IMCR_L2IBAR, IMCR_L2IWC);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
L2_cache_block_writeback_nowait(unsigned int start,unsigned int end)405*4882a593Smuzhiyun void L2_cache_block_writeback_nowait(unsigned int start, unsigned int end)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun cache_block_operation_nowait((unsigned int *) start,
408*4882a593Smuzhiyun (unsigned int *) end,
409*4882a593Smuzhiyun IMCR_L2WBAR, IMCR_L2WWC);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
L2_cache_block_writeback_invalidate_nowait(unsigned int start,unsigned int end)412*4882a593Smuzhiyun void L2_cache_block_writeback_invalidate_nowait(unsigned int start,
413*4882a593Smuzhiyun unsigned int end)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun cache_block_operation_nowait((unsigned int *) start,
416*4882a593Smuzhiyun (unsigned int *) end,
417*4882a593Smuzhiyun IMCR_L2WIBAR, IMCR_L2WIWC);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /*
422*4882a593Smuzhiyun * L1 and L2 caches configuration
423*4882a593Smuzhiyun */
c6x_cache_init(void)424*4882a593Smuzhiyun void __init c6x_cache_init(void)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun struct device_node *node;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun node = of_find_compatible_node(NULL, NULL, "ti,c64x+cache");
429*4882a593Smuzhiyun if (!node)
430*4882a593Smuzhiyun return;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun cache_base = of_iomap(node, 0);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun of_node_put(node);
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (!cache_base)
437*4882a593Smuzhiyun return;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* Set L2 caches on the the whole L2 SRAM memory */
440*4882a593Smuzhiyun L2_cache_set_mode(L2MODE_SIZE);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* Enable L1 */
443*4882a593Smuzhiyun L1_cache_on();
444*4882a593Smuzhiyun }
445