1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun 3*4882a593Smuzhiyun/ { 4*4882a593Smuzhiyun #address-cells = <1>; 5*4882a593Smuzhiyun #size-cells = <1>; 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun cpus { 8*4882a593Smuzhiyun #address-cells = <1>; 9*4882a593Smuzhiyun #size-cells = <0>; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun cpu@0 { 12*4882a593Smuzhiyun device_type = "cpu"; 13*4882a593Smuzhiyun reg = <0>; 14*4882a593Smuzhiyun model = "ti,c66x"; 15*4882a593Smuzhiyun }; 16*4882a593Smuzhiyun cpu@1 { 17*4882a593Smuzhiyun device_type = "cpu"; 18*4882a593Smuzhiyun reg = <1>; 19*4882a593Smuzhiyun model = "ti,c66x"; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun cpu@2 { 22*4882a593Smuzhiyun device_type = "cpu"; 23*4882a593Smuzhiyun reg = <2>; 24*4882a593Smuzhiyun model = "ti,c66x"; 25*4882a593Smuzhiyun }; 26*4882a593Smuzhiyun cpu@3 { 27*4882a593Smuzhiyun device_type = "cpu"; 28*4882a593Smuzhiyun reg = <3>; 29*4882a593Smuzhiyun model = "ti,c66x"; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun cpu@4 { 32*4882a593Smuzhiyun device_type = "cpu"; 33*4882a593Smuzhiyun reg = <4>; 34*4882a593Smuzhiyun model = "ti,c66x"; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun cpu@5 { 37*4882a593Smuzhiyun device_type = "cpu"; 38*4882a593Smuzhiyun reg = <5>; 39*4882a593Smuzhiyun model = "ti,c66x"; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun cpu@6 { 42*4882a593Smuzhiyun device_type = "cpu"; 43*4882a593Smuzhiyun reg = <6>; 44*4882a593Smuzhiyun model = "ti,c66x"; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun cpu@7 { 47*4882a593Smuzhiyun device_type = "cpu"; 48*4882a593Smuzhiyun reg = <7>; 49*4882a593Smuzhiyun model = "ti,c66x"; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun soc { 54*4882a593Smuzhiyun compatible = "simple-bus"; 55*4882a593Smuzhiyun model = "tms320c6678"; 56*4882a593Smuzhiyun #address-cells = <1>; 57*4882a593Smuzhiyun #size-cells = <1>; 58*4882a593Smuzhiyun ranges; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun core_pic: interrupt-controller { 61*4882a593Smuzhiyun compatible = "ti,c64x+core-pic"; 62*4882a593Smuzhiyun interrupt-controller; 63*4882a593Smuzhiyun #interrupt-cells = <1>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun megamod_pic: interrupt-controller@1800000 { 67*4882a593Smuzhiyun compatible = "ti,c64x+megamod-pic"; 68*4882a593Smuzhiyun interrupt-controller; 69*4882a593Smuzhiyun #interrupt-cells = <1>; 70*4882a593Smuzhiyun reg = <0x1800000 0x1000>; 71*4882a593Smuzhiyun interrupt-parent = <&core_pic>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun cache-controller@1840000 { 75*4882a593Smuzhiyun compatible = "ti,c64x+cache"; 76*4882a593Smuzhiyun reg = <0x01840000 0x8400>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun timer8: timer@2280000 { 80*4882a593Smuzhiyun compatible = "ti,c64x+timer64"; 81*4882a593Smuzhiyun ti,core-mask = < 0x01 >; 82*4882a593Smuzhiyun reg = <0x2280000 0x40>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun timer9: timer@2290000 { 86*4882a593Smuzhiyun compatible = "ti,c64x+timer64"; 87*4882a593Smuzhiyun ti,core-mask = < 0x02 >; 88*4882a593Smuzhiyun reg = <0x2290000 0x40>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun timer10: timer@22A0000 { 92*4882a593Smuzhiyun compatible = "ti,c64x+timer64"; 93*4882a593Smuzhiyun ti,core-mask = < 0x04 >; 94*4882a593Smuzhiyun reg = <0x22A0000 0x40>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun timer11: timer@22B0000 { 98*4882a593Smuzhiyun compatible = "ti,c64x+timer64"; 99*4882a593Smuzhiyun ti,core-mask = < 0x08 >; 100*4882a593Smuzhiyun reg = <0x22B0000 0x40>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun timer12: timer@22C0000 { 104*4882a593Smuzhiyun compatible = "ti,c64x+timer64"; 105*4882a593Smuzhiyun ti,core-mask = < 0x10 >; 106*4882a593Smuzhiyun reg = <0x22C0000 0x40>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun timer13: timer@22D0000 { 110*4882a593Smuzhiyun compatible = "ti,c64x+timer64"; 111*4882a593Smuzhiyun ti,core-mask = < 0x20 >; 112*4882a593Smuzhiyun reg = <0x22D0000 0x40>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun timer14: timer@22E0000 { 116*4882a593Smuzhiyun compatible = "ti,c64x+timer64"; 117*4882a593Smuzhiyun ti,core-mask = < 0x40 >; 118*4882a593Smuzhiyun reg = <0x22E0000 0x40>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun timer15: timer@22F0000 { 122*4882a593Smuzhiyun compatible = "ti,c64x+timer64"; 123*4882a593Smuzhiyun ti,core-mask = < 0x80 >; 124*4882a593Smuzhiyun reg = <0x22F0000 0x40>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun clock-controller@2310000 { 128*4882a593Smuzhiyun compatible = "ti,c6678-pll", "ti,c64x+pll"; 129*4882a593Smuzhiyun reg = <0x02310000 0x200>; 130*4882a593Smuzhiyun ti,c64x+pll-bypass-delay = <200>; 131*4882a593Smuzhiyun ti,c64x+pll-reset-delay = <12000>; 132*4882a593Smuzhiyun ti,c64x+pll-lock-delay = <80000>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun device-state-controller@2620000 { 136*4882a593Smuzhiyun compatible = "ti,c64x+dscr"; 137*4882a593Smuzhiyun reg = <0x02620000 0x1000>; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun ti,dscr-devstat = <0x20>; 140*4882a593Smuzhiyun ti,dscr-silicon-rev = <0x18 28 0xf>; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun ti,dscr-mac-fuse-regs = <0x110 1 2 3 4 143*4882a593Smuzhiyun 0x114 5 6 0 0>; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun}; 148