xref: /OK3568_Linux_fs/kernel/arch/c6x/boot/dts/tms320c6472.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun/ {
4*4882a593Smuzhiyun	#address-cells = <1>;
5*4882a593Smuzhiyun	#size-cells = <1>;
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun	cpus {
8*4882a593Smuzhiyun		#address-cells = <1>;
9*4882a593Smuzhiyun		#size-cells = <0>;
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun		cpu@0 {
12*4882a593Smuzhiyun			device_type = "cpu";
13*4882a593Smuzhiyun			reg = <0>;
14*4882a593Smuzhiyun			model = "ti,c64x+";
15*4882a593Smuzhiyun		};
16*4882a593Smuzhiyun		cpu@1 {
17*4882a593Smuzhiyun			device_type = "cpu";
18*4882a593Smuzhiyun			reg = <1>;
19*4882a593Smuzhiyun			model = "ti,c64x+";
20*4882a593Smuzhiyun		};
21*4882a593Smuzhiyun		cpu@2 {
22*4882a593Smuzhiyun			device_type = "cpu";
23*4882a593Smuzhiyun			reg = <2>;
24*4882a593Smuzhiyun			model = "ti,c64x+";
25*4882a593Smuzhiyun		};
26*4882a593Smuzhiyun		cpu@3 {
27*4882a593Smuzhiyun			device_type = "cpu";
28*4882a593Smuzhiyun			reg = <3>;
29*4882a593Smuzhiyun			model = "ti,c64x+";
30*4882a593Smuzhiyun		};
31*4882a593Smuzhiyun		cpu@4 {
32*4882a593Smuzhiyun			device_type = "cpu";
33*4882a593Smuzhiyun			reg = <4>;
34*4882a593Smuzhiyun			model = "ti,c64x+";
35*4882a593Smuzhiyun		};
36*4882a593Smuzhiyun		cpu@5 {
37*4882a593Smuzhiyun			device_type = "cpu";
38*4882a593Smuzhiyun			reg = <5>;
39*4882a593Smuzhiyun			model = "ti,c64x+";
40*4882a593Smuzhiyun		};
41*4882a593Smuzhiyun	};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun	soc {
44*4882a593Smuzhiyun		compatible = "simple-bus";
45*4882a593Smuzhiyun		model = "tms320c6472";
46*4882a593Smuzhiyun		#address-cells = <1>;
47*4882a593Smuzhiyun		#size-cells = <1>;
48*4882a593Smuzhiyun		ranges;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun		core_pic: interrupt-controller {
51*4882a593Smuzhiyun			compatible = "ti,c64x+core-pic";
52*4882a593Smuzhiyun			interrupt-controller;
53*4882a593Smuzhiyun			#interrupt-cells = <1>;
54*4882a593Smuzhiyun		};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		megamod_pic: interrupt-controller@1800000 {
57*4882a593Smuzhiyun		       compatible = "ti,c64x+megamod-pic";
58*4882a593Smuzhiyun		       interrupt-controller;
59*4882a593Smuzhiyun		       #interrupt-cells = <1>;
60*4882a593Smuzhiyun		       reg = <0x1800000 0x1000>;
61*4882a593Smuzhiyun		       interrupt-parent = <&core_pic>;
62*4882a593Smuzhiyun		};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun		cache-controller@1840000 {
65*4882a593Smuzhiyun			compatible = "ti,c64x+cache";
66*4882a593Smuzhiyun			reg = <0x01840000 0x8400>;
67*4882a593Smuzhiyun		};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun		timer0: timer@25e0000 {
70*4882a593Smuzhiyun			compatible = "ti,c64x+timer64";
71*4882a593Smuzhiyun			ti,core-mask = < 0x01 >;
72*4882a593Smuzhiyun			reg = <0x25e0000 0x40>;
73*4882a593Smuzhiyun		};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun		timer1: timer@25f0000 {
76*4882a593Smuzhiyun			compatible = "ti,c64x+timer64";
77*4882a593Smuzhiyun			ti,core-mask = < 0x02 >;
78*4882a593Smuzhiyun			reg = <0x25f0000 0x40>;
79*4882a593Smuzhiyun		};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun		timer2: timer@2600000 {
82*4882a593Smuzhiyun			compatible = "ti,c64x+timer64";
83*4882a593Smuzhiyun			ti,core-mask = < 0x04 >;
84*4882a593Smuzhiyun			reg = <0x2600000 0x40>;
85*4882a593Smuzhiyun		};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun		timer3: timer@2610000 {
88*4882a593Smuzhiyun			compatible = "ti,c64x+timer64";
89*4882a593Smuzhiyun			ti,core-mask = < 0x08 >;
90*4882a593Smuzhiyun			reg = <0x2610000 0x40>;
91*4882a593Smuzhiyun		};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun		timer4: timer@2620000 {
94*4882a593Smuzhiyun			compatible = "ti,c64x+timer64";
95*4882a593Smuzhiyun			ti,core-mask = < 0x10 >;
96*4882a593Smuzhiyun			reg = <0x2620000 0x40>;
97*4882a593Smuzhiyun		};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun		timer5: timer@2630000 {
100*4882a593Smuzhiyun			compatible = "ti,c64x+timer64";
101*4882a593Smuzhiyun			ti,core-mask = < 0x20 >;
102*4882a593Smuzhiyun			reg = <0x2630000 0x40>;
103*4882a593Smuzhiyun		};
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun		clock-controller@29a0000 {
106*4882a593Smuzhiyun			compatible = "ti,c6472-pll", "ti,c64x+pll";
107*4882a593Smuzhiyun			reg = <0x029a0000 0x200>;
108*4882a593Smuzhiyun			ti,c64x+pll-bypass-delay = <200>;
109*4882a593Smuzhiyun			ti,c64x+pll-reset-delay = <12000>;
110*4882a593Smuzhiyun			ti,c64x+pll-lock-delay = <80000>;
111*4882a593Smuzhiyun		};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun		device-state-controller@2a80000 {
114*4882a593Smuzhiyun			compatible = "ti,c64x+dscr";
115*4882a593Smuzhiyun			reg = <0x02a80000 0x1000>;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun			ti,dscr-devstat = <0>;
118*4882a593Smuzhiyun			ti,dscr-silicon-rev = <0x70c 16 0xff>;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun			ti,dscr-mac-fuse-regs = <0x700 1 2 3 4
121*4882a593Smuzhiyun						 0x704 5 6 0 0>;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun			ti,dscr-rmii-resets = <0x208 1
124*4882a593Smuzhiyun					       0x20c 1>;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun			ti,dscr-locked-regs = <0x200 0x204 0x0a1e183a
127*4882a593Smuzhiyun					       0x40c 0x420 0xbea7
128*4882a593Smuzhiyun					       0x41c 0x420 0xbea7>;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun			ti,dscr-privperm = <0x41c 0xaaaaaaaa>;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun			ti,dscr-devstate-ctl-regs = <0 13 0x200 1 0 0 1>;
133*4882a593Smuzhiyun		};
134*4882a593Smuzhiyun	};
135*4882a593Smuzhiyun};
136