1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015, 2016 ARM Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/irqchip/arm-gic.h>
7*4882a593Smuzhiyun #include <linux/kvm.h>
8*4882a593Smuzhiyun #include <linux/kvm_host.h>
9*4882a593Smuzhiyun #include <kvm/arm_vgic.h>
10*4882a593Smuzhiyun #include <asm/kvm_mmu.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "vgic.h"
13*4882a593Smuzhiyun
vgic_v2_write_lr(int lr,u32 val)14*4882a593Smuzhiyun static inline void vgic_v2_write_lr(int lr, u32 val)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun void __iomem *base = kvm_vgic_global_state.vctrl_base;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun writel_relaxed(val, base + GICH_LR0 + (lr * 4));
19*4882a593Smuzhiyun }
20*4882a593Smuzhiyun
vgic_v2_init_lrs(void)21*4882a593Smuzhiyun void vgic_v2_init_lrs(void)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun int i;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun for (i = 0; i < kvm_vgic_global_state.nr_lr; i++)
26*4882a593Smuzhiyun vgic_v2_write_lr(i, 0);
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun
vgic_v2_set_underflow(struct kvm_vcpu * vcpu)29*4882a593Smuzhiyun void vgic_v2_set_underflow(struct kvm_vcpu *vcpu)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun struct vgic_v2_cpu_if *cpuif = &vcpu->arch.vgic_cpu.vgic_v2;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun cpuif->vgic_hcr |= GICH_HCR_UIE;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
lr_signals_eoi_mi(u32 lr_val)36*4882a593Smuzhiyun static bool lr_signals_eoi_mi(u32 lr_val)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun return !(lr_val & GICH_LR_STATE) && (lr_val & GICH_LR_EOI) &&
39*4882a593Smuzhiyun !(lr_val & GICH_LR_HW);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * transfer the content of the LRs back into the corresponding ap_list:
44*4882a593Smuzhiyun * - active bit is transferred as is
45*4882a593Smuzhiyun * - pending bit is
46*4882a593Smuzhiyun * - transferred as is in case of edge sensitive IRQs
47*4882a593Smuzhiyun * - set to the line-level (resample time) for level sensitive IRQs
48*4882a593Smuzhiyun */
vgic_v2_fold_lr_state(struct kvm_vcpu * vcpu)49*4882a593Smuzhiyun void vgic_v2_fold_lr_state(struct kvm_vcpu *vcpu)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
52*4882a593Smuzhiyun struct vgic_v2_cpu_if *cpuif = &vgic_cpu->vgic_v2;
53*4882a593Smuzhiyun int lr;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun DEBUG_SPINLOCK_BUG_ON(!irqs_disabled());
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun cpuif->vgic_hcr &= ~GICH_HCR_UIE;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun for (lr = 0; lr < vgic_cpu->vgic_v2.used_lrs; lr++) {
60*4882a593Smuzhiyun u32 val = cpuif->vgic_lr[lr];
61*4882a593Smuzhiyun u32 cpuid, intid = val & GICH_LR_VIRTUALID;
62*4882a593Smuzhiyun struct vgic_irq *irq;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Extract the source vCPU id from the LR */
65*4882a593Smuzhiyun cpuid = val & GICH_LR_PHYSID_CPUID;
66*4882a593Smuzhiyun cpuid >>= GICH_LR_PHYSID_CPUID_SHIFT;
67*4882a593Smuzhiyun cpuid &= 7;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Notify fds when the guest EOI'ed a level-triggered SPI */
70*4882a593Smuzhiyun if (lr_signals_eoi_mi(val) && vgic_valid_spi(vcpu->kvm, intid))
71*4882a593Smuzhiyun kvm_notify_acked_irq(vcpu->kvm, 0,
72*4882a593Smuzhiyun intid - VGIC_NR_PRIVATE_IRQS);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun irq = vgic_get_irq(vcpu->kvm, vcpu, intid);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun raw_spin_lock(&irq->irq_lock);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Always preserve the active bit */
79*4882a593Smuzhiyun irq->active = !!(val & GICH_LR_ACTIVE_BIT);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun if (irq->active && vgic_irq_is_sgi(intid))
82*4882a593Smuzhiyun irq->active_source = cpuid;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Edge is the only case where we preserve the pending bit */
85*4882a593Smuzhiyun if (irq->config == VGIC_CONFIG_EDGE &&
86*4882a593Smuzhiyun (val & GICH_LR_PENDING_BIT)) {
87*4882a593Smuzhiyun irq->pending_latch = true;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (vgic_irq_is_sgi(intid))
90*4882a593Smuzhiyun irq->source |= (1 << cpuid);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun * Clear soft pending state when level irqs have been acked.
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun if (irq->config == VGIC_CONFIG_LEVEL && !(val & GICH_LR_STATE))
97*4882a593Smuzhiyun irq->pending_latch = false;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun * Level-triggered mapped IRQs are special because we only
101*4882a593Smuzhiyun * observe rising edges as input to the VGIC.
102*4882a593Smuzhiyun *
103*4882a593Smuzhiyun * If the guest never acked the interrupt we have to sample
104*4882a593Smuzhiyun * the physical line and set the line level, because the
105*4882a593Smuzhiyun * device state could have changed or we simply need to
106*4882a593Smuzhiyun * process the still pending interrupt later.
107*4882a593Smuzhiyun *
108*4882a593Smuzhiyun * If this causes us to lower the level, we have to also clear
109*4882a593Smuzhiyun * the physical active state, since we will otherwise never be
110*4882a593Smuzhiyun * told when the interrupt becomes asserted again.
111*4882a593Smuzhiyun */
112*4882a593Smuzhiyun if (vgic_irq_is_mapped_level(irq) && (val & GICH_LR_PENDING_BIT)) {
113*4882a593Smuzhiyun irq->line_level = vgic_get_phys_line_level(irq);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (!irq->line_level)
116*4882a593Smuzhiyun vgic_irq_set_phys_active(irq, false);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun raw_spin_unlock(&irq->irq_lock);
120*4882a593Smuzhiyun vgic_put_irq(vcpu->kvm, irq);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun cpuif->used_lrs = 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun * Populates the particular LR with the state of a given IRQ:
128*4882a593Smuzhiyun * - for an edge sensitive IRQ the pending state is cleared in struct vgic_irq
129*4882a593Smuzhiyun * - for a level sensitive IRQ the pending state value is unchanged;
130*4882a593Smuzhiyun * it is dictated directly by the input level
131*4882a593Smuzhiyun *
132*4882a593Smuzhiyun * If @irq describes an SGI with multiple sources, we choose the
133*4882a593Smuzhiyun * lowest-numbered source VCPU and clear that bit in the source bitmap.
134*4882a593Smuzhiyun *
135*4882a593Smuzhiyun * The irq_lock must be held by the caller.
136*4882a593Smuzhiyun */
vgic_v2_populate_lr(struct kvm_vcpu * vcpu,struct vgic_irq * irq,int lr)137*4882a593Smuzhiyun void vgic_v2_populate_lr(struct kvm_vcpu *vcpu, struct vgic_irq *irq, int lr)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun u32 val = irq->intid;
140*4882a593Smuzhiyun bool allow_pending = true;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (irq->active) {
143*4882a593Smuzhiyun val |= GICH_LR_ACTIVE_BIT;
144*4882a593Smuzhiyun if (vgic_irq_is_sgi(irq->intid))
145*4882a593Smuzhiyun val |= irq->active_source << GICH_LR_PHYSID_CPUID_SHIFT;
146*4882a593Smuzhiyun if (vgic_irq_is_multi_sgi(irq)) {
147*4882a593Smuzhiyun allow_pending = false;
148*4882a593Smuzhiyun val |= GICH_LR_EOI;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (irq->group)
153*4882a593Smuzhiyun val |= GICH_LR_GROUP1;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun if (irq->hw) {
156*4882a593Smuzhiyun val |= GICH_LR_HW;
157*4882a593Smuzhiyun val |= irq->hwintid << GICH_LR_PHYSID_CPUID_SHIFT;
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * Never set pending+active on a HW interrupt, as the
160*4882a593Smuzhiyun * pending state is kept at the physical distributor
161*4882a593Smuzhiyun * level.
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun if (irq->active)
164*4882a593Smuzhiyun allow_pending = false;
165*4882a593Smuzhiyun } else {
166*4882a593Smuzhiyun if (irq->config == VGIC_CONFIG_LEVEL) {
167*4882a593Smuzhiyun val |= GICH_LR_EOI;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * Software resampling doesn't work very well
171*4882a593Smuzhiyun * if we allow P+A, so let's not do that.
172*4882a593Smuzhiyun */
173*4882a593Smuzhiyun if (irq->active)
174*4882a593Smuzhiyun allow_pending = false;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (allow_pending && irq_is_pending(irq)) {
179*4882a593Smuzhiyun val |= GICH_LR_PENDING_BIT;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (irq->config == VGIC_CONFIG_EDGE)
182*4882a593Smuzhiyun irq->pending_latch = false;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (vgic_irq_is_sgi(irq->intid)) {
185*4882a593Smuzhiyun u32 src = ffs(irq->source);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (WARN_RATELIMIT(!src, "No SGI source for INTID %d\n",
188*4882a593Smuzhiyun irq->intid))
189*4882a593Smuzhiyun return;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun val |= (src - 1) << GICH_LR_PHYSID_CPUID_SHIFT;
192*4882a593Smuzhiyun irq->source &= ~(1 << (src - 1));
193*4882a593Smuzhiyun if (irq->source) {
194*4882a593Smuzhiyun irq->pending_latch = true;
195*4882a593Smuzhiyun val |= GICH_LR_EOI;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun * Level-triggered mapped IRQs are special because we only observe
202*4882a593Smuzhiyun * rising edges as input to the VGIC. We therefore lower the line
203*4882a593Smuzhiyun * level here, so that we can take new virtual IRQs. See
204*4882a593Smuzhiyun * vgic_v2_fold_lr_state for more info.
205*4882a593Smuzhiyun */
206*4882a593Smuzhiyun if (vgic_irq_is_mapped_level(irq) && (val & GICH_LR_PENDING_BIT))
207*4882a593Smuzhiyun irq->line_level = false;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* The GICv2 LR only holds five bits of priority. */
210*4882a593Smuzhiyun val |= (irq->priority >> 3) << GICH_LR_PRIORITY_SHIFT;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun vcpu->arch.vgic_cpu.vgic_v2.vgic_lr[lr] = val;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
vgic_v2_clear_lr(struct kvm_vcpu * vcpu,int lr)215*4882a593Smuzhiyun void vgic_v2_clear_lr(struct kvm_vcpu *vcpu, int lr)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun vcpu->arch.vgic_cpu.vgic_v2.vgic_lr[lr] = 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
vgic_v2_set_vmcr(struct kvm_vcpu * vcpu,struct vgic_vmcr * vmcrp)220*4882a593Smuzhiyun void vgic_v2_set_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
223*4882a593Smuzhiyun u32 vmcr;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun vmcr = (vmcrp->grpen0 << GICH_VMCR_ENABLE_GRP0_SHIFT) &
226*4882a593Smuzhiyun GICH_VMCR_ENABLE_GRP0_MASK;
227*4882a593Smuzhiyun vmcr |= (vmcrp->grpen1 << GICH_VMCR_ENABLE_GRP1_SHIFT) &
228*4882a593Smuzhiyun GICH_VMCR_ENABLE_GRP1_MASK;
229*4882a593Smuzhiyun vmcr |= (vmcrp->ackctl << GICH_VMCR_ACK_CTL_SHIFT) &
230*4882a593Smuzhiyun GICH_VMCR_ACK_CTL_MASK;
231*4882a593Smuzhiyun vmcr |= (vmcrp->fiqen << GICH_VMCR_FIQ_EN_SHIFT) &
232*4882a593Smuzhiyun GICH_VMCR_FIQ_EN_MASK;
233*4882a593Smuzhiyun vmcr |= (vmcrp->cbpr << GICH_VMCR_CBPR_SHIFT) &
234*4882a593Smuzhiyun GICH_VMCR_CBPR_MASK;
235*4882a593Smuzhiyun vmcr |= (vmcrp->eoim << GICH_VMCR_EOI_MODE_SHIFT) &
236*4882a593Smuzhiyun GICH_VMCR_EOI_MODE_MASK;
237*4882a593Smuzhiyun vmcr |= (vmcrp->abpr << GICH_VMCR_ALIAS_BINPOINT_SHIFT) &
238*4882a593Smuzhiyun GICH_VMCR_ALIAS_BINPOINT_MASK;
239*4882a593Smuzhiyun vmcr |= (vmcrp->bpr << GICH_VMCR_BINPOINT_SHIFT) &
240*4882a593Smuzhiyun GICH_VMCR_BINPOINT_MASK;
241*4882a593Smuzhiyun vmcr |= ((vmcrp->pmr >> GICV_PMR_PRIORITY_SHIFT) <<
242*4882a593Smuzhiyun GICH_VMCR_PRIMASK_SHIFT) & GICH_VMCR_PRIMASK_MASK;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun cpu_if->vgic_vmcr = vmcr;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
vgic_v2_get_vmcr(struct kvm_vcpu * vcpu,struct vgic_vmcr * vmcrp)247*4882a593Smuzhiyun void vgic_v2_get_vmcr(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcrp)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
250*4882a593Smuzhiyun u32 vmcr;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun vmcr = cpu_if->vgic_vmcr;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun vmcrp->grpen0 = (vmcr & GICH_VMCR_ENABLE_GRP0_MASK) >>
255*4882a593Smuzhiyun GICH_VMCR_ENABLE_GRP0_SHIFT;
256*4882a593Smuzhiyun vmcrp->grpen1 = (vmcr & GICH_VMCR_ENABLE_GRP1_MASK) >>
257*4882a593Smuzhiyun GICH_VMCR_ENABLE_GRP1_SHIFT;
258*4882a593Smuzhiyun vmcrp->ackctl = (vmcr & GICH_VMCR_ACK_CTL_MASK) >>
259*4882a593Smuzhiyun GICH_VMCR_ACK_CTL_SHIFT;
260*4882a593Smuzhiyun vmcrp->fiqen = (vmcr & GICH_VMCR_FIQ_EN_MASK) >>
261*4882a593Smuzhiyun GICH_VMCR_FIQ_EN_SHIFT;
262*4882a593Smuzhiyun vmcrp->cbpr = (vmcr & GICH_VMCR_CBPR_MASK) >>
263*4882a593Smuzhiyun GICH_VMCR_CBPR_SHIFT;
264*4882a593Smuzhiyun vmcrp->eoim = (vmcr & GICH_VMCR_EOI_MODE_MASK) >>
265*4882a593Smuzhiyun GICH_VMCR_EOI_MODE_SHIFT;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun vmcrp->abpr = (vmcr & GICH_VMCR_ALIAS_BINPOINT_MASK) >>
268*4882a593Smuzhiyun GICH_VMCR_ALIAS_BINPOINT_SHIFT;
269*4882a593Smuzhiyun vmcrp->bpr = (vmcr & GICH_VMCR_BINPOINT_MASK) >>
270*4882a593Smuzhiyun GICH_VMCR_BINPOINT_SHIFT;
271*4882a593Smuzhiyun vmcrp->pmr = ((vmcr & GICH_VMCR_PRIMASK_MASK) >>
272*4882a593Smuzhiyun GICH_VMCR_PRIMASK_SHIFT) << GICV_PMR_PRIORITY_SHIFT;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
vgic_v2_enable(struct kvm_vcpu * vcpu)275*4882a593Smuzhiyun void vgic_v2_enable(struct kvm_vcpu *vcpu)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * By forcing VMCR to zero, the GIC will restore the binary
279*4882a593Smuzhiyun * points to their reset values. Anything else resets to zero
280*4882a593Smuzhiyun * anyway.
281*4882a593Smuzhiyun */
282*4882a593Smuzhiyun vcpu->arch.vgic_cpu.vgic_v2.vgic_vmcr = 0;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* Get the show on the road... */
285*4882a593Smuzhiyun vcpu->arch.vgic_cpu.vgic_v2.vgic_hcr = GICH_HCR_EN;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* check for overlapping regions and for regions crossing the end of memory */
vgic_v2_check_base(gpa_t dist_base,gpa_t cpu_base)289*4882a593Smuzhiyun static bool vgic_v2_check_base(gpa_t dist_base, gpa_t cpu_base)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun if (dist_base + KVM_VGIC_V2_DIST_SIZE < dist_base)
292*4882a593Smuzhiyun return false;
293*4882a593Smuzhiyun if (cpu_base + KVM_VGIC_V2_CPU_SIZE < cpu_base)
294*4882a593Smuzhiyun return false;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (dist_base + KVM_VGIC_V2_DIST_SIZE <= cpu_base)
297*4882a593Smuzhiyun return true;
298*4882a593Smuzhiyun if (cpu_base + KVM_VGIC_V2_CPU_SIZE <= dist_base)
299*4882a593Smuzhiyun return true;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return false;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
vgic_v2_map_resources(struct kvm * kvm)304*4882a593Smuzhiyun int vgic_v2_map_resources(struct kvm *kvm)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct vgic_dist *dist = &kvm->arch.vgic;
307*4882a593Smuzhiyun int ret = 0;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (IS_VGIC_ADDR_UNDEF(dist->vgic_dist_base) ||
310*4882a593Smuzhiyun IS_VGIC_ADDR_UNDEF(dist->vgic_cpu_base)) {
311*4882a593Smuzhiyun kvm_err("Need to set vgic cpu and dist addresses first\n");
312*4882a593Smuzhiyun return -ENXIO;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun if (!vgic_v2_check_base(dist->vgic_dist_base, dist->vgic_cpu_base)) {
316*4882a593Smuzhiyun kvm_err("VGIC CPU and dist frames overlap\n");
317*4882a593Smuzhiyun return -EINVAL;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun * Initialize the vgic if this hasn't already been done on demand by
322*4882a593Smuzhiyun * accessing the vgic state from userspace.
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun ret = vgic_init(kvm);
325*4882a593Smuzhiyun if (ret) {
326*4882a593Smuzhiyun kvm_err("Unable to initialize VGIC dynamic data structures\n");
327*4882a593Smuzhiyun return ret;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun ret = vgic_register_dist_iodev(kvm, dist->vgic_dist_base, VGIC_V2);
331*4882a593Smuzhiyun if (ret) {
332*4882a593Smuzhiyun kvm_err("Unable to register VGIC MMIO regions\n");
333*4882a593Smuzhiyun return ret;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (!static_branch_unlikely(&vgic_v2_cpuif_trap)) {
337*4882a593Smuzhiyun ret = kvm_phys_addr_ioremap(kvm, dist->vgic_cpu_base,
338*4882a593Smuzhiyun kvm_vgic_global_state.vcpu_base,
339*4882a593Smuzhiyun KVM_VGIC_V2_CPU_SIZE, true);
340*4882a593Smuzhiyun if (ret) {
341*4882a593Smuzhiyun kvm_err("Unable to remap VGIC CPU to VCPU\n");
342*4882a593Smuzhiyun return ret;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun DEFINE_STATIC_KEY_FALSE(vgic_v2_cpuif_trap);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /**
352*4882a593Smuzhiyun * vgic_v2_probe - probe for a VGICv2 compatible interrupt controller
353*4882a593Smuzhiyun * @info: pointer to the GIC description
354*4882a593Smuzhiyun *
355*4882a593Smuzhiyun * Returns 0 if the VGICv2 has been probed successfully, returns an error code
356*4882a593Smuzhiyun * otherwise
357*4882a593Smuzhiyun */
vgic_v2_probe(const struct gic_kvm_info * info)358*4882a593Smuzhiyun int vgic_v2_probe(const struct gic_kvm_info *info)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun int ret;
361*4882a593Smuzhiyun u32 vtr;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun if (!info->vctrl.start) {
364*4882a593Smuzhiyun kvm_err("GICH not present in the firmware table\n");
365*4882a593Smuzhiyun return -ENXIO;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (!PAGE_ALIGNED(info->vcpu.start) ||
369*4882a593Smuzhiyun !PAGE_ALIGNED(resource_size(&info->vcpu))) {
370*4882a593Smuzhiyun kvm_info("GICV region size/alignment is unsafe, using trapping (reduced performance)\n");
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun ret = create_hyp_io_mappings(info->vcpu.start,
373*4882a593Smuzhiyun resource_size(&info->vcpu),
374*4882a593Smuzhiyun &kvm_vgic_global_state.vcpu_base_va,
375*4882a593Smuzhiyun &kvm_vgic_global_state.vcpu_hyp_va);
376*4882a593Smuzhiyun if (ret) {
377*4882a593Smuzhiyun kvm_err("Cannot map GICV into hyp\n");
378*4882a593Smuzhiyun goto out;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun static_branch_enable(&vgic_v2_cpuif_trap);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun ret = create_hyp_io_mappings(info->vctrl.start,
385*4882a593Smuzhiyun resource_size(&info->vctrl),
386*4882a593Smuzhiyun &kvm_vgic_global_state.vctrl_base,
387*4882a593Smuzhiyun &kvm_vgic_global_state.vctrl_hyp);
388*4882a593Smuzhiyun if (ret) {
389*4882a593Smuzhiyun kvm_err("Cannot map VCTRL into hyp\n");
390*4882a593Smuzhiyun goto out;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun vtr = readl_relaxed(kvm_vgic_global_state.vctrl_base + GICH_VTR);
394*4882a593Smuzhiyun kvm_vgic_global_state.nr_lr = (vtr & 0x3f) + 1;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun ret = kvm_register_vgic_device(KVM_DEV_TYPE_ARM_VGIC_V2);
397*4882a593Smuzhiyun if (ret) {
398*4882a593Smuzhiyun kvm_err("Cannot register GICv2 KVM device\n");
399*4882a593Smuzhiyun goto out;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun kvm_vgic_global_state.can_emulate_gicv2 = true;
403*4882a593Smuzhiyun kvm_vgic_global_state.vcpu_base = info->vcpu.start;
404*4882a593Smuzhiyun kvm_vgic_global_state.type = VGIC_V2;
405*4882a593Smuzhiyun kvm_vgic_global_state.max_gic_vcpus = VGIC_V2_MAX_CPUS;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun kvm_debug("vgic-v2@%llx\n", info->vctrl.start);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return 0;
410*4882a593Smuzhiyun out:
411*4882a593Smuzhiyun if (kvm_vgic_global_state.vctrl_base)
412*4882a593Smuzhiyun iounmap(kvm_vgic_global_state.vctrl_base);
413*4882a593Smuzhiyun if (kvm_vgic_global_state.vcpu_base_va)
414*4882a593Smuzhiyun iounmap(kvm_vgic_global_state.vcpu_base_va);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return ret;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
save_lrs(struct kvm_vcpu * vcpu,void __iomem * base)419*4882a593Smuzhiyun static void save_lrs(struct kvm_vcpu *vcpu, void __iomem *base)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
422*4882a593Smuzhiyun u64 used_lrs = cpu_if->used_lrs;
423*4882a593Smuzhiyun u64 elrsr;
424*4882a593Smuzhiyun int i;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun elrsr = readl_relaxed(base + GICH_ELRSR0);
427*4882a593Smuzhiyun if (unlikely(used_lrs > 32))
428*4882a593Smuzhiyun elrsr |= ((u64)readl_relaxed(base + GICH_ELRSR1)) << 32;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun for (i = 0; i < used_lrs; i++) {
431*4882a593Smuzhiyun if (elrsr & (1UL << i))
432*4882a593Smuzhiyun cpu_if->vgic_lr[i] &= ~GICH_LR_STATE;
433*4882a593Smuzhiyun else
434*4882a593Smuzhiyun cpu_if->vgic_lr[i] = readl_relaxed(base + GICH_LR0 + (i * 4));
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun writel_relaxed(0, base + GICH_LR0 + (i * 4));
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
vgic_v2_save_state(struct kvm_vcpu * vcpu)440*4882a593Smuzhiyun void vgic_v2_save_state(struct kvm_vcpu *vcpu)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun void __iomem *base = kvm_vgic_global_state.vctrl_base;
443*4882a593Smuzhiyun u64 used_lrs = vcpu->arch.vgic_cpu.vgic_v2.used_lrs;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun if (!base)
446*4882a593Smuzhiyun return;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (used_lrs) {
449*4882a593Smuzhiyun save_lrs(vcpu, base);
450*4882a593Smuzhiyun writel_relaxed(0, base + GICH_HCR);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
vgic_v2_restore_state(struct kvm_vcpu * vcpu)454*4882a593Smuzhiyun void vgic_v2_restore_state(struct kvm_vcpu *vcpu)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
457*4882a593Smuzhiyun void __iomem *base = kvm_vgic_global_state.vctrl_base;
458*4882a593Smuzhiyun u64 used_lrs = cpu_if->used_lrs;
459*4882a593Smuzhiyun int i;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (!base)
462*4882a593Smuzhiyun return;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (used_lrs) {
465*4882a593Smuzhiyun writel_relaxed(cpu_if->vgic_hcr, base + GICH_HCR);
466*4882a593Smuzhiyun for (i = 0; i < used_lrs; i++) {
467*4882a593Smuzhiyun writel_relaxed(cpu_if->vgic_lr[i],
468*4882a593Smuzhiyun base + GICH_LR0 + (i * 4));
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
vgic_v2_load(struct kvm_vcpu * vcpu)473*4882a593Smuzhiyun void vgic_v2_load(struct kvm_vcpu *vcpu)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun writel_relaxed(cpu_if->vgic_vmcr,
478*4882a593Smuzhiyun kvm_vgic_global_state.vctrl_base + GICH_VMCR);
479*4882a593Smuzhiyun writel_relaxed(cpu_if->vgic_apr,
480*4882a593Smuzhiyun kvm_vgic_global_state.vctrl_base + GICH_APR);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
vgic_v2_vmcr_sync(struct kvm_vcpu * vcpu)483*4882a593Smuzhiyun void vgic_v2_vmcr_sync(struct kvm_vcpu *vcpu)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun cpu_if->vgic_vmcr = readl_relaxed(kvm_vgic_global_state.vctrl_base + GICH_VMCR);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
vgic_v2_put(struct kvm_vcpu * vcpu)490*4882a593Smuzhiyun void vgic_v2_put(struct kvm_vcpu *vcpu)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct vgic_v2_cpu_if *cpu_if = &vcpu->arch.vgic_cpu.vgic_v2;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun vgic_v2_vmcr_sync(vcpu);
495*4882a593Smuzhiyun cpu_if->vgic_apr = readl_relaxed(kvm_vgic_global_state.vctrl_base + GICH_APR);
496*4882a593Smuzhiyun }
497