xref: /OK3568_Linux_fs/kernel/arch/arm64/kvm/vgic/vgic-mmio-v3.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * VGICv3 MMIO handling functions
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/bitfield.h>
7*4882a593Smuzhiyun #include <linux/irqchip/arm-gic-v3.h>
8*4882a593Smuzhiyun #include <linux/kvm.h>
9*4882a593Smuzhiyun #include <linux/kvm_host.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <kvm/iodev.h>
12*4882a593Smuzhiyun #include <kvm/arm_vgic.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <asm/kvm_emulate.h>
15*4882a593Smuzhiyun #include <asm/kvm_arm.h>
16*4882a593Smuzhiyun #include <asm/kvm_mmu.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "vgic.h"
19*4882a593Smuzhiyun #include "vgic-mmio.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* extract @num bytes at @offset bytes offset in data */
extract_bytes(u64 data,unsigned int offset,unsigned int num)22*4882a593Smuzhiyun unsigned long extract_bytes(u64 data, unsigned int offset,
23*4882a593Smuzhiyun 			    unsigned int num)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	return (data >> (offset * 8)) & GENMASK_ULL(num * 8 - 1, 0);
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* allows updates of any half of a 64-bit register (or the whole thing) */
update_64bit_reg(u64 reg,unsigned int offset,unsigned int len,unsigned long val)29*4882a593Smuzhiyun u64 update_64bit_reg(u64 reg, unsigned int offset, unsigned int len,
30*4882a593Smuzhiyun 		     unsigned long val)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	int lower = (offset & 4) * 8;
33*4882a593Smuzhiyun 	int upper = lower + 8 * len - 1;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	reg &= ~GENMASK_ULL(upper, lower);
36*4882a593Smuzhiyun 	val &= GENMASK_ULL(len * 8 - 1, 0);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	return reg | ((u64)val << lower);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
vgic_has_its(struct kvm * kvm)41*4882a593Smuzhiyun bool vgic_has_its(struct kvm *kvm)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct vgic_dist *dist = &kvm->arch.vgic;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	if (dist->vgic_model != KVM_DEV_TYPE_ARM_VGIC_V3)
46*4882a593Smuzhiyun 		return false;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	return dist->has_its;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
vgic_supports_direct_msis(struct kvm * kvm)51*4882a593Smuzhiyun bool vgic_supports_direct_msis(struct kvm *kvm)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	return (kvm_vgic_global_state.has_gicv4_1 ||
54*4882a593Smuzhiyun 		(kvm_vgic_global_state.has_gicv4 && vgic_has_its(kvm)));
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun  * The Revision field in the IIDR have the following meanings:
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  * Revision 2: Interrupt groups are guest-configurable and signaled using
61*4882a593Smuzhiyun  * 	       their configured groups.
62*4882a593Smuzhiyun  */
63*4882a593Smuzhiyun 
vgic_mmio_read_v3_misc(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len)64*4882a593Smuzhiyun static unsigned long vgic_mmio_read_v3_misc(struct kvm_vcpu *vcpu,
65*4882a593Smuzhiyun 					    gpa_t addr, unsigned int len)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	struct vgic_dist *vgic = &vcpu->kvm->arch.vgic;
68*4882a593Smuzhiyun 	u32 value = 0;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	switch (addr & 0x0c) {
71*4882a593Smuzhiyun 	case GICD_CTLR:
72*4882a593Smuzhiyun 		if (vgic->enabled)
73*4882a593Smuzhiyun 			value |= GICD_CTLR_ENABLE_SS_G1;
74*4882a593Smuzhiyun 		value |= GICD_CTLR_ARE_NS | GICD_CTLR_DS;
75*4882a593Smuzhiyun 		if (vgic->nassgireq)
76*4882a593Smuzhiyun 			value |= GICD_CTLR_nASSGIreq;
77*4882a593Smuzhiyun 		break;
78*4882a593Smuzhiyun 	case GICD_TYPER:
79*4882a593Smuzhiyun 		value = vgic->nr_spis + VGIC_NR_PRIVATE_IRQS;
80*4882a593Smuzhiyun 		value = (value >> 5) - 1;
81*4882a593Smuzhiyun 		if (vgic_has_its(vcpu->kvm)) {
82*4882a593Smuzhiyun 			value |= (INTERRUPT_ID_BITS_ITS - 1) << 19;
83*4882a593Smuzhiyun 			value |= GICD_TYPER_LPIS;
84*4882a593Smuzhiyun 		} else {
85*4882a593Smuzhiyun 			value |= (INTERRUPT_ID_BITS_SPIS - 1) << 19;
86*4882a593Smuzhiyun 		}
87*4882a593Smuzhiyun 		break;
88*4882a593Smuzhiyun 	case GICD_TYPER2:
89*4882a593Smuzhiyun 		if (kvm_vgic_global_state.has_gicv4_1)
90*4882a593Smuzhiyun 			value = GICD_TYPER2_nASSGIcap;
91*4882a593Smuzhiyun 		break;
92*4882a593Smuzhiyun 	case GICD_IIDR:
93*4882a593Smuzhiyun 		value = (PRODUCT_ID_KVM << GICD_IIDR_PRODUCT_ID_SHIFT) |
94*4882a593Smuzhiyun 			(vgic->implementation_rev << GICD_IIDR_REVISION_SHIFT) |
95*4882a593Smuzhiyun 			(IMPLEMENTER_ARM << GICD_IIDR_IMPLEMENTER_SHIFT);
96*4882a593Smuzhiyun 		break;
97*4882a593Smuzhiyun 	default:
98*4882a593Smuzhiyun 		return 0;
99*4882a593Smuzhiyun 	}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return value;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
vgic_mmio_write_v3_misc(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len,unsigned long val)104*4882a593Smuzhiyun static void vgic_mmio_write_v3_misc(struct kvm_vcpu *vcpu,
105*4882a593Smuzhiyun 				    gpa_t addr, unsigned int len,
106*4882a593Smuzhiyun 				    unsigned long val)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	switch (addr & 0x0c) {
111*4882a593Smuzhiyun 	case GICD_CTLR: {
112*4882a593Smuzhiyun 		bool was_enabled, is_hwsgi;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 		mutex_lock(&vcpu->kvm->lock);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 		was_enabled = dist->enabled;
117*4882a593Smuzhiyun 		is_hwsgi = dist->nassgireq;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 		dist->enabled = val & GICD_CTLR_ENABLE_SS_G1;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		/* Not a GICv4.1? No HW SGIs */
122*4882a593Smuzhiyun 		if (!kvm_vgic_global_state.has_gicv4_1)
123*4882a593Smuzhiyun 			val &= ~GICD_CTLR_nASSGIreq;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 		/* Dist stays enabled? nASSGIreq is RO */
126*4882a593Smuzhiyun 		if (was_enabled && dist->enabled) {
127*4882a593Smuzhiyun 			val &= ~GICD_CTLR_nASSGIreq;
128*4882a593Smuzhiyun 			val |= FIELD_PREP(GICD_CTLR_nASSGIreq, is_hwsgi);
129*4882a593Smuzhiyun 		}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		/* Switching HW SGIs? */
132*4882a593Smuzhiyun 		dist->nassgireq = val & GICD_CTLR_nASSGIreq;
133*4882a593Smuzhiyun 		if (is_hwsgi != dist->nassgireq)
134*4882a593Smuzhiyun 			vgic_v4_configure_vsgis(vcpu->kvm);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 		if (kvm_vgic_global_state.has_gicv4_1 &&
137*4882a593Smuzhiyun 		    was_enabled != dist->enabled)
138*4882a593Smuzhiyun 			kvm_make_all_cpus_request(vcpu->kvm, KVM_REQ_RELOAD_GICv4);
139*4882a593Smuzhiyun 		else if (!was_enabled && dist->enabled)
140*4882a593Smuzhiyun 			vgic_kick_vcpus(vcpu->kvm);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 		mutex_unlock(&vcpu->kvm->lock);
143*4882a593Smuzhiyun 		break;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 	case GICD_TYPER:
146*4882a593Smuzhiyun 	case GICD_TYPER2:
147*4882a593Smuzhiyun 	case GICD_IIDR:
148*4882a593Smuzhiyun 		/* This is at best for documentation purposes... */
149*4882a593Smuzhiyun 		return;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
vgic_mmio_uaccess_write_v3_misc(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len,unsigned long val)153*4882a593Smuzhiyun static int vgic_mmio_uaccess_write_v3_misc(struct kvm_vcpu *vcpu,
154*4882a593Smuzhiyun 					   gpa_t addr, unsigned int len,
155*4882a593Smuzhiyun 					   unsigned long val)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	switch (addr & 0x0c) {
160*4882a593Smuzhiyun 	case GICD_TYPER2:
161*4882a593Smuzhiyun 	case GICD_IIDR:
162*4882a593Smuzhiyun 		if (val != vgic_mmio_read_v3_misc(vcpu, addr, len))
163*4882a593Smuzhiyun 			return -EINVAL;
164*4882a593Smuzhiyun 		return 0;
165*4882a593Smuzhiyun 	case GICD_CTLR:
166*4882a593Smuzhiyun 		/* Not a GICv4.1? No HW SGIs */
167*4882a593Smuzhiyun 		if (!kvm_vgic_global_state.has_gicv4_1)
168*4882a593Smuzhiyun 			val &= ~GICD_CTLR_nASSGIreq;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 		dist->enabled = val & GICD_CTLR_ENABLE_SS_G1;
171*4882a593Smuzhiyun 		dist->nassgireq = val & GICD_CTLR_nASSGIreq;
172*4882a593Smuzhiyun 		return 0;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	vgic_mmio_write_v3_misc(vcpu, addr, len, val);
176*4882a593Smuzhiyun 	return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
vgic_mmio_read_irouter(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len)179*4882a593Smuzhiyun static unsigned long vgic_mmio_read_irouter(struct kvm_vcpu *vcpu,
180*4882a593Smuzhiyun 					    gpa_t addr, unsigned int len)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	int intid = VGIC_ADDR_TO_INTID(addr, 64);
183*4882a593Smuzhiyun 	struct vgic_irq *irq = vgic_get_irq(vcpu->kvm, NULL, intid);
184*4882a593Smuzhiyun 	unsigned long ret = 0;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (!irq)
187*4882a593Smuzhiyun 		return 0;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* The upper word is RAZ for us. */
190*4882a593Smuzhiyun 	if (!(addr & 4))
191*4882a593Smuzhiyun 		ret = extract_bytes(READ_ONCE(irq->mpidr), addr & 7, len);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	vgic_put_irq(vcpu->kvm, irq);
194*4882a593Smuzhiyun 	return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
vgic_mmio_write_irouter(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len,unsigned long val)197*4882a593Smuzhiyun static void vgic_mmio_write_irouter(struct kvm_vcpu *vcpu,
198*4882a593Smuzhiyun 				    gpa_t addr, unsigned int len,
199*4882a593Smuzhiyun 				    unsigned long val)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	int intid = VGIC_ADDR_TO_INTID(addr, 64);
202*4882a593Smuzhiyun 	struct vgic_irq *irq;
203*4882a593Smuzhiyun 	unsigned long flags;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* The upper word is WI for us since we don't implement Aff3. */
206*4882a593Smuzhiyun 	if (addr & 4)
207*4882a593Smuzhiyun 		return;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	irq = vgic_get_irq(vcpu->kvm, NULL, intid);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (!irq)
212*4882a593Smuzhiyun 		return;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&irq->irq_lock, flags);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* We only care about and preserve Aff0, Aff1 and Aff2. */
217*4882a593Smuzhiyun 	irq->mpidr = val & GENMASK(23, 0);
218*4882a593Smuzhiyun 	irq->target_vcpu = kvm_mpidr_to_vcpu(vcpu->kvm, irq->mpidr);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&irq->irq_lock, flags);
221*4882a593Smuzhiyun 	vgic_put_irq(vcpu->kvm, irq);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
vgic_mmio_read_v3r_ctlr(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len)224*4882a593Smuzhiyun static unsigned long vgic_mmio_read_v3r_ctlr(struct kvm_vcpu *vcpu,
225*4882a593Smuzhiyun 					     gpa_t addr, unsigned int len)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	return vgic_cpu->lpis_enabled ? GICR_CTLR_ENABLE_LPIS : 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 
vgic_mmio_write_v3r_ctlr(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len,unsigned long val)233*4882a593Smuzhiyun static void vgic_mmio_write_v3r_ctlr(struct kvm_vcpu *vcpu,
234*4882a593Smuzhiyun 				     gpa_t addr, unsigned int len,
235*4882a593Smuzhiyun 				     unsigned long val)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
238*4882a593Smuzhiyun 	bool was_enabled = vgic_cpu->lpis_enabled;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (!vgic_has_its(vcpu->kvm))
241*4882a593Smuzhiyun 		return;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	vgic_cpu->lpis_enabled = val & GICR_CTLR_ENABLE_LPIS;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	if (was_enabled && !vgic_cpu->lpis_enabled) {
246*4882a593Smuzhiyun 		vgic_flush_pending_lpis(vcpu);
247*4882a593Smuzhiyun 		vgic_its_invalidate_cache(vcpu->kvm);
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (!was_enabled && vgic_cpu->lpis_enabled)
251*4882a593Smuzhiyun 		vgic_enable_lpis(vcpu);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
vgic_mmio_read_v3r_typer(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len)254*4882a593Smuzhiyun static unsigned long vgic_mmio_read_v3r_typer(struct kvm_vcpu *vcpu,
255*4882a593Smuzhiyun 					      gpa_t addr, unsigned int len)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	unsigned long mpidr = kvm_vcpu_get_mpidr_aff(vcpu);
258*4882a593Smuzhiyun 	struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
259*4882a593Smuzhiyun 	struct vgic_redist_region *rdreg = vgic_cpu->rdreg;
260*4882a593Smuzhiyun 	int target_vcpu_id = vcpu->vcpu_id;
261*4882a593Smuzhiyun 	gpa_t last_rdist_typer = rdreg->base + GICR_TYPER +
262*4882a593Smuzhiyun 			(rdreg->free_index - 1) * KVM_VGIC_V3_REDIST_SIZE;
263*4882a593Smuzhiyun 	u64 value;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	value = (u64)(mpidr & GENMASK(23, 0)) << 32;
266*4882a593Smuzhiyun 	value |= ((target_vcpu_id & 0xffff) << 8);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (addr == last_rdist_typer)
269*4882a593Smuzhiyun 		value |= GICR_TYPER_LAST;
270*4882a593Smuzhiyun 	if (vgic_has_its(vcpu->kvm))
271*4882a593Smuzhiyun 		value |= GICR_TYPER_PLPIS;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	return extract_bytes(value, addr & 7, len);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
vgic_uaccess_read_v3r_typer(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len)276*4882a593Smuzhiyun static unsigned long vgic_uaccess_read_v3r_typer(struct kvm_vcpu *vcpu,
277*4882a593Smuzhiyun 						 gpa_t addr, unsigned int len)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	unsigned long mpidr = kvm_vcpu_get_mpidr_aff(vcpu);
280*4882a593Smuzhiyun 	int target_vcpu_id = vcpu->vcpu_id;
281*4882a593Smuzhiyun 	u64 value;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	value = (u64)(mpidr & GENMASK(23, 0)) << 32;
284*4882a593Smuzhiyun 	value |= ((target_vcpu_id & 0xffff) << 8);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (vgic_has_its(vcpu->kvm))
287*4882a593Smuzhiyun 		value |= GICR_TYPER_PLPIS;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* reporting of the Last bit is not supported for userspace */
290*4882a593Smuzhiyun 	return extract_bytes(value, addr & 7, len);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
vgic_mmio_read_v3r_iidr(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len)293*4882a593Smuzhiyun static unsigned long vgic_mmio_read_v3r_iidr(struct kvm_vcpu *vcpu,
294*4882a593Smuzhiyun 					     gpa_t addr, unsigned int len)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	return (PRODUCT_ID_KVM << 24) | (IMPLEMENTER_ARM << 0);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
vgic_mmio_read_v3_idregs(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len)299*4882a593Smuzhiyun static unsigned long vgic_mmio_read_v3_idregs(struct kvm_vcpu *vcpu,
300*4882a593Smuzhiyun 					      gpa_t addr, unsigned int len)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	switch (addr & 0xffff) {
303*4882a593Smuzhiyun 	case GICD_PIDR2:
304*4882a593Smuzhiyun 		/* report a GICv3 compliant implementation */
305*4882a593Smuzhiyun 		return 0x3b;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
vgic_v3_uaccess_read_pending(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len)311*4882a593Smuzhiyun static unsigned long vgic_v3_uaccess_read_pending(struct kvm_vcpu *vcpu,
312*4882a593Smuzhiyun 						  gpa_t addr, unsigned int len)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	u32 intid = VGIC_ADDR_TO_INTID(addr, 1);
315*4882a593Smuzhiyun 	u32 value = 0;
316*4882a593Smuzhiyun 	int i;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/*
319*4882a593Smuzhiyun 	 * pending state of interrupt is latched in pending_latch variable.
320*4882a593Smuzhiyun 	 * Userspace will save and restore pending state and line_level
321*4882a593Smuzhiyun 	 * separately.
322*4882a593Smuzhiyun 	 * Refer to Documentation/virt/kvm/devices/arm-vgic-v3.rst
323*4882a593Smuzhiyun 	 * for handling of ISPENDR and ICPENDR.
324*4882a593Smuzhiyun 	 */
325*4882a593Smuzhiyun 	for (i = 0; i < len * 8; i++) {
326*4882a593Smuzhiyun 		struct vgic_irq *irq = vgic_get_irq(vcpu->kvm, vcpu, intid + i);
327*4882a593Smuzhiyun 		bool state = irq->pending_latch;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 		if (irq->hw && vgic_irq_is_sgi(irq->intid)) {
330*4882a593Smuzhiyun 			int err;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 			err = irq_get_irqchip_state(irq->host_irq,
333*4882a593Smuzhiyun 						    IRQCHIP_STATE_PENDING,
334*4882a593Smuzhiyun 						    &state);
335*4882a593Smuzhiyun 			WARN_ON(err);
336*4882a593Smuzhiyun 		}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 		if (state)
339*4882a593Smuzhiyun 			value |= (1U << i);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 		vgic_put_irq(vcpu->kvm, irq);
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return value;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
vgic_v3_uaccess_write_pending(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len,unsigned long val)347*4882a593Smuzhiyun static int vgic_v3_uaccess_write_pending(struct kvm_vcpu *vcpu,
348*4882a593Smuzhiyun 					 gpa_t addr, unsigned int len,
349*4882a593Smuzhiyun 					 unsigned long val)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	u32 intid = VGIC_ADDR_TO_INTID(addr, 1);
352*4882a593Smuzhiyun 	int i;
353*4882a593Smuzhiyun 	unsigned long flags;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	for (i = 0; i < len * 8; i++) {
356*4882a593Smuzhiyun 		struct vgic_irq *irq = vgic_get_irq(vcpu->kvm, vcpu, intid + i);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&irq->irq_lock, flags);
359*4882a593Smuzhiyun 		if (test_bit(i, &val)) {
360*4882a593Smuzhiyun 			/*
361*4882a593Smuzhiyun 			 * pending_latch is set irrespective of irq type
362*4882a593Smuzhiyun 			 * (level or edge) to avoid dependency that VM should
363*4882a593Smuzhiyun 			 * restore irq config before pending info.
364*4882a593Smuzhiyun 			 */
365*4882a593Smuzhiyun 			irq->pending_latch = true;
366*4882a593Smuzhiyun 			vgic_queue_irq_unlock(vcpu->kvm, irq, flags);
367*4882a593Smuzhiyun 		} else {
368*4882a593Smuzhiyun 			irq->pending_latch = false;
369*4882a593Smuzhiyun 			raw_spin_unlock_irqrestore(&irq->irq_lock, flags);
370*4882a593Smuzhiyun 		}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 		vgic_put_irq(vcpu->kvm, irq);
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun /* We want to avoid outer shareable. */
vgic_sanitise_shareability(u64 field)379*4882a593Smuzhiyun u64 vgic_sanitise_shareability(u64 field)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	switch (field) {
382*4882a593Smuzhiyun 	case GIC_BASER_OuterShareable:
383*4882a593Smuzhiyun 		return GIC_BASER_InnerShareable;
384*4882a593Smuzhiyun 	default:
385*4882a593Smuzhiyun 		return field;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /* Avoid any inner non-cacheable mapping. */
vgic_sanitise_inner_cacheability(u64 field)390*4882a593Smuzhiyun u64 vgic_sanitise_inner_cacheability(u64 field)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	switch (field) {
393*4882a593Smuzhiyun 	case GIC_BASER_CACHE_nCnB:
394*4882a593Smuzhiyun 	case GIC_BASER_CACHE_nC:
395*4882a593Smuzhiyun 		return GIC_BASER_CACHE_RaWb;
396*4882a593Smuzhiyun 	default:
397*4882a593Smuzhiyun 		return field;
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun /* Non-cacheable or same-as-inner are OK. */
vgic_sanitise_outer_cacheability(u64 field)402*4882a593Smuzhiyun u64 vgic_sanitise_outer_cacheability(u64 field)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	switch (field) {
405*4882a593Smuzhiyun 	case GIC_BASER_CACHE_SameAsInner:
406*4882a593Smuzhiyun 	case GIC_BASER_CACHE_nC:
407*4882a593Smuzhiyun 		return field;
408*4882a593Smuzhiyun 	default:
409*4882a593Smuzhiyun 		return GIC_BASER_CACHE_SameAsInner;
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun 
vgic_sanitise_field(u64 reg,u64 field_mask,int field_shift,u64 (* sanitise_fn)(u64))413*4882a593Smuzhiyun u64 vgic_sanitise_field(u64 reg, u64 field_mask, int field_shift,
414*4882a593Smuzhiyun 			u64 (*sanitise_fn)(u64))
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	u64 field = (reg & field_mask) >> field_shift;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	field = sanitise_fn(field) << field_shift;
419*4882a593Smuzhiyun 	return (reg & ~field_mask) | field;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #define PROPBASER_RES0_MASK						\
423*4882a593Smuzhiyun 	(GENMASK_ULL(63, 59) | GENMASK_ULL(55, 52) | GENMASK_ULL(6, 5))
424*4882a593Smuzhiyun #define PENDBASER_RES0_MASK						\
425*4882a593Smuzhiyun 	(BIT_ULL(63) | GENMASK_ULL(61, 59) | GENMASK_ULL(55, 52) |	\
426*4882a593Smuzhiyun 	 GENMASK_ULL(15, 12) | GENMASK_ULL(6, 0))
427*4882a593Smuzhiyun 
vgic_sanitise_pendbaser(u64 reg)428*4882a593Smuzhiyun static u64 vgic_sanitise_pendbaser(u64 reg)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	reg = vgic_sanitise_field(reg, GICR_PENDBASER_SHAREABILITY_MASK,
431*4882a593Smuzhiyun 				  GICR_PENDBASER_SHAREABILITY_SHIFT,
432*4882a593Smuzhiyun 				  vgic_sanitise_shareability);
433*4882a593Smuzhiyun 	reg = vgic_sanitise_field(reg, GICR_PENDBASER_INNER_CACHEABILITY_MASK,
434*4882a593Smuzhiyun 				  GICR_PENDBASER_INNER_CACHEABILITY_SHIFT,
435*4882a593Smuzhiyun 				  vgic_sanitise_inner_cacheability);
436*4882a593Smuzhiyun 	reg = vgic_sanitise_field(reg, GICR_PENDBASER_OUTER_CACHEABILITY_MASK,
437*4882a593Smuzhiyun 				  GICR_PENDBASER_OUTER_CACHEABILITY_SHIFT,
438*4882a593Smuzhiyun 				  vgic_sanitise_outer_cacheability);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	reg &= ~PENDBASER_RES0_MASK;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return reg;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
vgic_sanitise_propbaser(u64 reg)445*4882a593Smuzhiyun static u64 vgic_sanitise_propbaser(u64 reg)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	reg = vgic_sanitise_field(reg, GICR_PROPBASER_SHAREABILITY_MASK,
448*4882a593Smuzhiyun 				  GICR_PROPBASER_SHAREABILITY_SHIFT,
449*4882a593Smuzhiyun 				  vgic_sanitise_shareability);
450*4882a593Smuzhiyun 	reg = vgic_sanitise_field(reg, GICR_PROPBASER_INNER_CACHEABILITY_MASK,
451*4882a593Smuzhiyun 				  GICR_PROPBASER_INNER_CACHEABILITY_SHIFT,
452*4882a593Smuzhiyun 				  vgic_sanitise_inner_cacheability);
453*4882a593Smuzhiyun 	reg = vgic_sanitise_field(reg, GICR_PROPBASER_OUTER_CACHEABILITY_MASK,
454*4882a593Smuzhiyun 				  GICR_PROPBASER_OUTER_CACHEABILITY_SHIFT,
455*4882a593Smuzhiyun 				  vgic_sanitise_outer_cacheability);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	reg &= ~PROPBASER_RES0_MASK;
458*4882a593Smuzhiyun 	return reg;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
vgic_mmio_read_propbase(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len)461*4882a593Smuzhiyun static unsigned long vgic_mmio_read_propbase(struct kvm_vcpu *vcpu,
462*4882a593Smuzhiyun 					     gpa_t addr, unsigned int len)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	return extract_bytes(dist->propbaser, addr & 7, len);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
vgic_mmio_write_propbase(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len,unsigned long val)469*4882a593Smuzhiyun static void vgic_mmio_write_propbase(struct kvm_vcpu *vcpu,
470*4882a593Smuzhiyun 				     gpa_t addr, unsigned int len,
471*4882a593Smuzhiyun 				     unsigned long val)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
474*4882a593Smuzhiyun 	struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
475*4882a593Smuzhiyun 	u64 old_propbaser, propbaser;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	/* Storing a value with LPIs already enabled is undefined */
478*4882a593Smuzhiyun 	if (vgic_cpu->lpis_enabled)
479*4882a593Smuzhiyun 		return;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	do {
482*4882a593Smuzhiyun 		old_propbaser = READ_ONCE(dist->propbaser);
483*4882a593Smuzhiyun 		propbaser = old_propbaser;
484*4882a593Smuzhiyun 		propbaser = update_64bit_reg(propbaser, addr & 4, len, val);
485*4882a593Smuzhiyun 		propbaser = vgic_sanitise_propbaser(propbaser);
486*4882a593Smuzhiyun 	} while (cmpxchg64(&dist->propbaser, old_propbaser,
487*4882a593Smuzhiyun 			   propbaser) != old_propbaser);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
vgic_mmio_read_pendbase(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len)490*4882a593Smuzhiyun static unsigned long vgic_mmio_read_pendbase(struct kvm_vcpu *vcpu,
491*4882a593Smuzhiyun 					     gpa_t addr, unsigned int len)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
494*4882a593Smuzhiyun 	u64 value = vgic_cpu->pendbaser;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	value &= ~GICR_PENDBASER_PTZ;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	return extract_bytes(value, addr & 7, len);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
vgic_mmio_write_pendbase(struct kvm_vcpu * vcpu,gpa_t addr,unsigned int len,unsigned long val)501*4882a593Smuzhiyun static void vgic_mmio_write_pendbase(struct kvm_vcpu *vcpu,
502*4882a593Smuzhiyun 				     gpa_t addr, unsigned int len,
503*4882a593Smuzhiyun 				     unsigned long val)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
506*4882a593Smuzhiyun 	u64 old_pendbaser, pendbaser;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	/* Storing a value with LPIs already enabled is undefined */
509*4882a593Smuzhiyun 	if (vgic_cpu->lpis_enabled)
510*4882a593Smuzhiyun 		return;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	do {
513*4882a593Smuzhiyun 		old_pendbaser = READ_ONCE(vgic_cpu->pendbaser);
514*4882a593Smuzhiyun 		pendbaser = old_pendbaser;
515*4882a593Smuzhiyun 		pendbaser = update_64bit_reg(pendbaser, addr & 4, len, val);
516*4882a593Smuzhiyun 		pendbaser = vgic_sanitise_pendbaser(pendbaser);
517*4882a593Smuzhiyun 	} while (cmpxchg64(&vgic_cpu->pendbaser, old_pendbaser,
518*4882a593Smuzhiyun 			   pendbaser) != old_pendbaser);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun /*
522*4882a593Smuzhiyun  * The GICv3 per-IRQ registers are split to control PPIs and SGIs in the
523*4882a593Smuzhiyun  * redistributors, while SPIs are covered by registers in the distributor
524*4882a593Smuzhiyun  * block. Trying to set private IRQs in this block gets ignored.
525*4882a593Smuzhiyun  * We take some special care here to fix the calculation of the register
526*4882a593Smuzhiyun  * offset.
527*4882a593Smuzhiyun  */
528*4882a593Smuzhiyun #define REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(off, rd, wr, ur, uw, bpi, acc) \
529*4882a593Smuzhiyun 	{								\
530*4882a593Smuzhiyun 		.reg_offset = off,					\
531*4882a593Smuzhiyun 		.bits_per_irq = bpi,					\
532*4882a593Smuzhiyun 		.len = (bpi * VGIC_NR_PRIVATE_IRQS) / 8,		\
533*4882a593Smuzhiyun 		.access_flags = acc,					\
534*4882a593Smuzhiyun 		.read = vgic_mmio_read_raz,				\
535*4882a593Smuzhiyun 		.write = vgic_mmio_write_wi,				\
536*4882a593Smuzhiyun 	}, {								\
537*4882a593Smuzhiyun 		.reg_offset = off + (bpi * VGIC_NR_PRIVATE_IRQS) / 8,	\
538*4882a593Smuzhiyun 		.bits_per_irq = bpi,					\
539*4882a593Smuzhiyun 		.len = (bpi * (1024 - VGIC_NR_PRIVATE_IRQS)) / 8,	\
540*4882a593Smuzhiyun 		.access_flags = acc,					\
541*4882a593Smuzhiyun 		.read = rd,						\
542*4882a593Smuzhiyun 		.write = wr,						\
543*4882a593Smuzhiyun 		.uaccess_read = ur,					\
544*4882a593Smuzhiyun 		.uaccess_write = uw,					\
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun static const struct vgic_register_region vgic_v3_dist_registers[] = {
548*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH_UACCESS(GICD_CTLR,
549*4882a593Smuzhiyun 		vgic_mmio_read_v3_misc, vgic_mmio_write_v3_misc,
550*4882a593Smuzhiyun 		NULL, vgic_mmio_uaccess_write_v3_misc,
551*4882a593Smuzhiyun 		16, VGIC_ACCESS_32bit),
552*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(GICD_STATUSR,
553*4882a593Smuzhiyun 		vgic_mmio_read_rao, vgic_mmio_write_wi, 4,
554*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
555*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_IGROUPR,
556*4882a593Smuzhiyun 		vgic_mmio_read_group, vgic_mmio_write_group, NULL, NULL, 1,
557*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
558*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ISENABLER,
559*4882a593Smuzhiyun 		vgic_mmio_read_enable, vgic_mmio_write_senable,
560*4882a593Smuzhiyun 		NULL, vgic_uaccess_write_senable, 1,
561*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
562*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ICENABLER,
563*4882a593Smuzhiyun 		vgic_mmio_read_enable, vgic_mmio_write_cenable,
564*4882a593Smuzhiyun 	       NULL, vgic_uaccess_write_cenable, 1,
565*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
566*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ISPENDR,
567*4882a593Smuzhiyun 		vgic_mmio_read_pending, vgic_mmio_write_spending,
568*4882a593Smuzhiyun 		vgic_v3_uaccess_read_pending, vgic_v3_uaccess_write_pending, 1,
569*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
570*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ICPENDR,
571*4882a593Smuzhiyun 		vgic_mmio_read_pending, vgic_mmio_write_cpending,
572*4882a593Smuzhiyun 		vgic_mmio_read_raz, vgic_mmio_uaccess_write_wi, 1,
573*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
574*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ISACTIVER,
575*4882a593Smuzhiyun 		vgic_mmio_read_active, vgic_mmio_write_sactive,
576*4882a593Smuzhiyun 		vgic_uaccess_read_active, vgic_mmio_uaccess_write_sactive, 1,
577*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
578*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ICACTIVER,
579*4882a593Smuzhiyun 		vgic_mmio_read_active, vgic_mmio_write_cactive,
580*4882a593Smuzhiyun 		vgic_uaccess_read_active, vgic_mmio_uaccess_write_cactive,
581*4882a593Smuzhiyun 		1, VGIC_ACCESS_32bit),
582*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_IPRIORITYR,
583*4882a593Smuzhiyun 		vgic_mmio_read_priority, vgic_mmio_write_priority, NULL, NULL,
584*4882a593Smuzhiyun 		8, VGIC_ACCESS_32bit | VGIC_ACCESS_8bit),
585*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ITARGETSR,
586*4882a593Smuzhiyun 		vgic_mmio_read_raz, vgic_mmio_write_wi, NULL, NULL, 8,
587*4882a593Smuzhiyun 		VGIC_ACCESS_32bit | VGIC_ACCESS_8bit),
588*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ICFGR,
589*4882a593Smuzhiyun 		vgic_mmio_read_config, vgic_mmio_write_config, NULL, NULL, 2,
590*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
591*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_IGRPMODR,
592*4882a593Smuzhiyun 		vgic_mmio_read_raz, vgic_mmio_write_wi, NULL, NULL, 1,
593*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
594*4882a593Smuzhiyun 	REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_IROUTER,
595*4882a593Smuzhiyun 		vgic_mmio_read_irouter, vgic_mmio_write_irouter, NULL, NULL, 64,
596*4882a593Smuzhiyun 		VGIC_ACCESS_64bit | VGIC_ACCESS_32bit),
597*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(GICD_IDREGS,
598*4882a593Smuzhiyun 		vgic_mmio_read_v3_idregs, vgic_mmio_write_wi, 48,
599*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun static const struct vgic_register_region vgic_v3_rd_registers[] = {
603*4882a593Smuzhiyun 	/* RD_base registers */
604*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(GICR_CTLR,
605*4882a593Smuzhiyun 		vgic_mmio_read_v3r_ctlr, vgic_mmio_write_v3r_ctlr, 4,
606*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
607*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(GICR_STATUSR,
608*4882a593Smuzhiyun 		vgic_mmio_read_raz, vgic_mmio_write_wi, 4,
609*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
610*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(GICR_IIDR,
611*4882a593Smuzhiyun 		vgic_mmio_read_v3r_iidr, vgic_mmio_write_wi, 4,
612*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
613*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH_UACCESS(GICR_TYPER,
614*4882a593Smuzhiyun 		vgic_mmio_read_v3r_typer, vgic_mmio_write_wi,
615*4882a593Smuzhiyun 		vgic_uaccess_read_v3r_typer, vgic_mmio_uaccess_write_wi, 8,
616*4882a593Smuzhiyun 		VGIC_ACCESS_64bit | VGIC_ACCESS_32bit),
617*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(GICR_WAKER,
618*4882a593Smuzhiyun 		vgic_mmio_read_raz, vgic_mmio_write_wi, 4,
619*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
620*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(GICR_PROPBASER,
621*4882a593Smuzhiyun 		vgic_mmio_read_propbase, vgic_mmio_write_propbase, 8,
622*4882a593Smuzhiyun 		VGIC_ACCESS_64bit | VGIC_ACCESS_32bit),
623*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(GICR_PENDBASER,
624*4882a593Smuzhiyun 		vgic_mmio_read_pendbase, vgic_mmio_write_pendbase, 8,
625*4882a593Smuzhiyun 		VGIC_ACCESS_64bit | VGIC_ACCESS_32bit),
626*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(GICR_IDREGS,
627*4882a593Smuzhiyun 		vgic_mmio_read_v3_idregs, vgic_mmio_write_wi, 48,
628*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
629*4882a593Smuzhiyun 	/* SGI_base registers */
630*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(SZ_64K + GICR_IGROUPR0,
631*4882a593Smuzhiyun 		vgic_mmio_read_group, vgic_mmio_write_group, 4,
632*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
633*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH_UACCESS(SZ_64K + GICR_ISENABLER0,
634*4882a593Smuzhiyun 		vgic_mmio_read_enable, vgic_mmio_write_senable,
635*4882a593Smuzhiyun 		NULL, vgic_uaccess_write_senable, 4,
636*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
637*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH_UACCESS(SZ_64K + GICR_ICENABLER0,
638*4882a593Smuzhiyun 		vgic_mmio_read_enable, vgic_mmio_write_cenable,
639*4882a593Smuzhiyun 		NULL, vgic_uaccess_write_cenable, 4,
640*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
641*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH_UACCESS(SZ_64K + GICR_ISPENDR0,
642*4882a593Smuzhiyun 		vgic_mmio_read_pending, vgic_mmio_write_spending,
643*4882a593Smuzhiyun 		vgic_v3_uaccess_read_pending, vgic_v3_uaccess_write_pending, 4,
644*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
645*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH_UACCESS(SZ_64K + GICR_ICPENDR0,
646*4882a593Smuzhiyun 		vgic_mmio_read_pending, vgic_mmio_write_cpending,
647*4882a593Smuzhiyun 		vgic_mmio_read_raz, vgic_mmio_uaccess_write_wi, 4,
648*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
649*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH_UACCESS(SZ_64K + GICR_ISACTIVER0,
650*4882a593Smuzhiyun 		vgic_mmio_read_active, vgic_mmio_write_sactive,
651*4882a593Smuzhiyun 		vgic_uaccess_read_active, vgic_mmio_uaccess_write_sactive, 4,
652*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
653*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH_UACCESS(SZ_64K + GICR_ICACTIVER0,
654*4882a593Smuzhiyun 		vgic_mmio_read_active, vgic_mmio_write_cactive,
655*4882a593Smuzhiyun 		vgic_uaccess_read_active, vgic_mmio_uaccess_write_cactive, 4,
656*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
657*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(SZ_64K + GICR_IPRIORITYR0,
658*4882a593Smuzhiyun 		vgic_mmio_read_priority, vgic_mmio_write_priority, 32,
659*4882a593Smuzhiyun 		VGIC_ACCESS_32bit | VGIC_ACCESS_8bit),
660*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(SZ_64K + GICR_ICFGR0,
661*4882a593Smuzhiyun 		vgic_mmio_read_config, vgic_mmio_write_config, 8,
662*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
663*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(SZ_64K + GICR_IGRPMODR0,
664*4882a593Smuzhiyun 		vgic_mmio_read_raz, vgic_mmio_write_wi, 4,
665*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
666*4882a593Smuzhiyun 	REGISTER_DESC_WITH_LENGTH(SZ_64K + GICR_NSACR,
667*4882a593Smuzhiyun 		vgic_mmio_read_raz, vgic_mmio_write_wi, 4,
668*4882a593Smuzhiyun 		VGIC_ACCESS_32bit),
669*4882a593Smuzhiyun };
670*4882a593Smuzhiyun 
vgic_v3_init_dist_iodev(struct vgic_io_device * dev)671*4882a593Smuzhiyun unsigned int vgic_v3_init_dist_iodev(struct vgic_io_device *dev)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	dev->regions = vgic_v3_dist_registers;
674*4882a593Smuzhiyun 	dev->nr_regions = ARRAY_SIZE(vgic_v3_dist_registers);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	kvm_iodevice_init(&dev->dev, &kvm_io_gic_ops);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	return SZ_64K;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun /**
682*4882a593Smuzhiyun  * vgic_register_redist_iodev - register a single redist iodev
683*4882a593Smuzhiyun  * @vcpu:    The VCPU to which the redistributor belongs
684*4882a593Smuzhiyun  *
685*4882a593Smuzhiyun  * Register a KVM iodev for this VCPU's redistributor using the address
686*4882a593Smuzhiyun  * provided.
687*4882a593Smuzhiyun  *
688*4882a593Smuzhiyun  * Return 0 on success, -ERRNO otherwise.
689*4882a593Smuzhiyun  */
vgic_register_redist_iodev(struct kvm_vcpu * vcpu)690*4882a593Smuzhiyun int vgic_register_redist_iodev(struct kvm_vcpu *vcpu)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun 	struct kvm *kvm = vcpu->kvm;
693*4882a593Smuzhiyun 	struct vgic_dist *vgic = &kvm->arch.vgic;
694*4882a593Smuzhiyun 	struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
695*4882a593Smuzhiyun 	struct vgic_io_device *rd_dev = &vcpu->arch.vgic_cpu.rd_iodev;
696*4882a593Smuzhiyun 	struct vgic_redist_region *rdreg;
697*4882a593Smuzhiyun 	gpa_t rd_base;
698*4882a593Smuzhiyun 	int ret;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	if (!IS_VGIC_ADDR_UNDEF(vgic_cpu->rd_iodev.base_addr))
701*4882a593Smuzhiyun 		return 0;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	/*
704*4882a593Smuzhiyun 	 * We may be creating VCPUs before having set the base address for the
705*4882a593Smuzhiyun 	 * redistributor region, in which case we will come back to this
706*4882a593Smuzhiyun 	 * function for all VCPUs when the base address is set.  Just return
707*4882a593Smuzhiyun 	 * without doing any work for now.
708*4882a593Smuzhiyun 	 */
709*4882a593Smuzhiyun 	rdreg = vgic_v3_rdist_free_slot(&vgic->rd_regions);
710*4882a593Smuzhiyun 	if (!rdreg)
711*4882a593Smuzhiyun 		return 0;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (!vgic_v3_check_base(kvm))
714*4882a593Smuzhiyun 		return -EINVAL;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	vgic_cpu->rdreg = rdreg;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	rd_base = rdreg->base + rdreg->free_index * KVM_VGIC_V3_REDIST_SIZE;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	kvm_iodevice_init(&rd_dev->dev, &kvm_io_gic_ops);
721*4882a593Smuzhiyun 	rd_dev->base_addr = rd_base;
722*4882a593Smuzhiyun 	rd_dev->iodev_type = IODEV_REDIST;
723*4882a593Smuzhiyun 	rd_dev->regions = vgic_v3_rd_registers;
724*4882a593Smuzhiyun 	rd_dev->nr_regions = ARRAY_SIZE(vgic_v3_rd_registers);
725*4882a593Smuzhiyun 	rd_dev->redist_vcpu = vcpu;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	mutex_lock(&kvm->slots_lock);
728*4882a593Smuzhiyun 	ret = kvm_io_bus_register_dev(kvm, KVM_MMIO_BUS, rd_base,
729*4882a593Smuzhiyun 				      2 * SZ_64K, &rd_dev->dev);
730*4882a593Smuzhiyun 	mutex_unlock(&kvm->slots_lock);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	if (ret)
733*4882a593Smuzhiyun 		return ret;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	rdreg->free_index++;
736*4882a593Smuzhiyun 	return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
vgic_unregister_redist_iodev(struct kvm_vcpu * vcpu)739*4882a593Smuzhiyun static void vgic_unregister_redist_iodev(struct kvm_vcpu *vcpu)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	struct vgic_io_device *rd_dev = &vcpu->arch.vgic_cpu.rd_iodev;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	kvm_io_bus_unregister_dev(vcpu->kvm, KVM_MMIO_BUS, &rd_dev->dev);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
vgic_register_all_redist_iodevs(struct kvm * kvm)746*4882a593Smuzhiyun static int vgic_register_all_redist_iodevs(struct kvm *kvm)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	struct kvm_vcpu *vcpu;
749*4882a593Smuzhiyun 	int c, ret = 0;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	kvm_for_each_vcpu(c, vcpu, kvm) {
752*4882a593Smuzhiyun 		ret = vgic_register_redist_iodev(vcpu);
753*4882a593Smuzhiyun 		if (ret)
754*4882a593Smuzhiyun 			break;
755*4882a593Smuzhiyun 	}
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (ret) {
758*4882a593Smuzhiyun 		/* The current c failed, so we start with the previous one. */
759*4882a593Smuzhiyun 		mutex_lock(&kvm->slots_lock);
760*4882a593Smuzhiyun 		for (c--; c >= 0; c--) {
761*4882a593Smuzhiyun 			vcpu = kvm_get_vcpu(kvm, c);
762*4882a593Smuzhiyun 			vgic_unregister_redist_iodev(vcpu);
763*4882a593Smuzhiyun 		}
764*4882a593Smuzhiyun 		mutex_unlock(&kvm->slots_lock);
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	return ret;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun /**
771*4882a593Smuzhiyun  * vgic_v3_insert_redist_region - Insert a new redistributor region
772*4882a593Smuzhiyun  *
773*4882a593Smuzhiyun  * Performs various checks before inserting the rdist region in the list.
774*4882a593Smuzhiyun  * Those tests depend on whether the size of the rdist region is known
775*4882a593Smuzhiyun  * (ie. count != 0). The list is sorted by rdist region index.
776*4882a593Smuzhiyun  *
777*4882a593Smuzhiyun  * @kvm: kvm handle
778*4882a593Smuzhiyun  * @index: redist region index
779*4882a593Smuzhiyun  * @base: base of the new rdist region
780*4882a593Smuzhiyun  * @count: number of redistributors the region is made of (0 in the old style
781*4882a593Smuzhiyun  * single region, whose size is induced from the number of vcpus)
782*4882a593Smuzhiyun  *
783*4882a593Smuzhiyun  * Return 0 on success, < 0 otherwise
784*4882a593Smuzhiyun  */
vgic_v3_insert_redist_region(struct kvm * kvm,uint32_t index,gpa_t base,uint32_t count)785*4882a593Smuzhiyun static int vgic_v3_insert_redist_region(struct kvm *kvm, uint32_t index,
786*4882a593Smuzhiyun 					gpa_t base, uint32_t count)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	struct vgic_dist *d = &kvm->arch.vgic;
789*4882a593Smuzhiyun 	struct vgic_redist_region *rdreg;
790*4882a593Smuzhiyun 	struct list_head *rd_regions = &d->rd_regions;
791*4882a593Smuzhiyun 	size_t size = count * KVM_VGIC_V3_REDIST_SIZE;
792*4882a593Smuzhiyun 	int ret;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	/* single rdist region already set ?*/
795*4882a593Smuzhiyun 	if (!count && !list_empty(rd_regions))
796*4882a593Smuzhiyun 		return -EINVAL;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/* cross the end of memory ? */
799*4882a593Smuzhiyun 	if (base + size < base)
800*4882a593Smuzhiyun 		return -EINVAL;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	if (list_empty(rd_regions)) {
803*4882a593Smuzhiyun 		if (index != 0)
804*4882a593Smuzhiyun 			return -EINVAL;
805*4882a593Smuzhiyun 	} else {
806*4882a593Smuzhiyun 		rdreg = list_last_entry(rd_regions,
807*4882a593Smuzhiyun 					struct vgic_redist_region, list);
808*4882a593Smuzhiyun 		if (index != rdreg->index + 1)
809*4882a593Smuzhiyun 			return -EINVAL;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 		/* Cannot add an explicitly sized regions after legacy region */
812*4882a593Smuzhiyun 		if (!rdreg->count)
813*4882a593Smuzhiyun 			return -EINVAL;
814*4882a593Smuzhiyun 	}
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	/*
817*4882a593Smuzhiyun 	 * For legacy single-region redistributor regions (!count),
818*4882a593Smuzhiyun 	 * check that the redistributor region does not overlap with the
819*4882a593Smuzhiyun 	 * distributor's address space.
820*4882a593Smuzhiyun 	 */
821*4882a593Smuzhiyun 	if (!count && !IS_VGIC_ADDR_UNDEF(d->vgic_dist_base) &&
822*4882a593Smuzhiyun 		vgic_dist_overlap(kvm, base, size))
823*4882a593Smuzhiyun 		return -EINVAL;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	/* collision with any other rdist region? */
826*4882a593Smuzhiyun 	if (vgic_v3_rdist_overlap(kvm, base, size))
827*4882a593Smuzhiyun 		return -EINVAL;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	rdreg = kzalloc(sizeof(*rdreg), GFP_KERNEL);
830*4882a593Smuzhiyun 	if (!rdreg)
831*4882a593Smuzhiyun 		return -ENOMEM;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	rdreg->base = VGIC_ADDR_UNDEF;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	ret = vgic_check_ioaddr(kvm, &rdreg->base, base, SZ_64K);
836*4882a593Smuzhiyun 	if (ret)
837*4882a593Smuzhiyun 		goto free;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	rdreg->base = base;
840*4882a593Smuzhiyun 	rdreg->count = count;
841*4882a593Smuzhiyun 	rdreg->free_index = 0;
842*4882a593Smuzhiyun 	rdreg->index = index;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	list_add_tail(&rdreg->list, rd_regions);
845*4882a593Smuzhiyun 	return 0;
846*4882a593Smuzhiyun free:
847*4882a593Smuzhiyun 	kfree(rdreg);
848*4882a593Smuzhiyun 	return ret;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun 
vgic_v3_set_redist_base(struct kvm * kvm,u32 index,u64 addr,u32 count)851*4882a593Smuzhiyun int vgic_v3_set_redist_base(struct kvm *kvm, u32 index, u64 addr, u32 count)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	int ret;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	ret = vgic_v3_insert_redist_region(kvm, index, addr, count);
856*4882a593Smuzhiyun 	if (ret)
857*4882a593Smuzhiyun 		return ret;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	/*
860*4882a593Smuzhiyun 	 * Register iodevs for each existing VCPU.  Adding more VCPUs
861*4882a593Smuzhiyun 	 * afterwards will register the iodevs when needed.
862*4882a593Smuzhiyun 	 */
863*4882a593Smuzhiyun 	ret = vgic_register_all_redist_iodevs(kvm);
864*4882a593Smuzhiyun 	if (ret)
865*4882a593Smuzhiyun 		return ret;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	return 0;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun 
vgic_v3_has_attr_regs(struct kvm_device * dev,struct kvm_device_attr * attr)870*4882a593Smuzhiyun int vgic_v3_has_attr_regs(struct kvm_device *dev, struct kvm_device_attr *attr)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	const struct vgic_register_region *region;
873*4882a593Smuzhiyun 	struct vgic_io_device iodev;
874*4882a593Smuzhiyun 	struct vgic_reg_attr reg_attr;
875*4882a593Smuzhiyun 	struct kvm_vcpu *vcpu;
876*4882a593Smuzhiyun 	gpa_t addr;
877*4882a593Smuzhiyun 	int ret;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	ret = vgic_v3_parse_attr(dev, attr, &reg_attr);
880*4882a593Smuzhiyun 	if (ret)
881*4882a593Smuzhiyun 		return ret;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	vcpu = reg_attr.vcpu;
884*4882a593Smuzhiyun 	addr = reg_attr.addr;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	switch (attr->group) {
887*4882a593Smuzhiyun 	case KVM_DEV_ARM_VGIC_GRP_DIST_REGS:
888*4882a593Smuzhiyun 		iodev.regions = vgic_v3_dist_registers;
889*4882a593Smuzhiyun 		iodev.nr_regions = ARRAY_SIZE(vgic_v3_dist_registers);
890*4882a593Smuzhiyun 		iodev.base_addr = 0;
891*4882a593Smuzhiyun 		break;
892*4882a593Smuzhiyun 	case KVM_DEV_ARM_VGIC_GRP_REDIST_REGS:{
893*4882a593Smuzhiyun 		iodev.regions = vgic_v3_rd_registers;
894*4882a593Smuzhiyun 		iodev.nr_regions = ARRAY_SIZE(vgic_v3_rd_registers);
895*4882a593Smuzhiyun 		iodev.base_addr = 0;
896*4882a593Smuzhiyun 		break;
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 	case KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS: {
899*4882a593Smuzhiyun 		u64 reg, id;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 		id = (attr->attr & KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK);
902*4882a593Smuzhiyun 		return vgic_v3_has_cpu_sysregs_attr(vcpu, 0, id, &reg);
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 	default:
905*4882a593Smuzhiyun 		return -ENXIO;
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	/* We only support aligned 32-bit accesses. */
909*4882a593Smuzhiyun 	if (addr & 3)
910*4882a593Smuzhiyun 		return -ENXIO;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	region = vgic_get_mmio_region(vcpu, &iodev, addr, sizeof(u32));
913*4882a593Smuzhiyun 	if (!region)
914*4882a593Smuzhiyun 		return -ENXIO;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	return 0;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun /*
919*4882a593Smuzhiyun  * Compare a given affinity (level 1-3 and a level 0 mask, from the SGI
920*4882a593Smuzhiyun  * generation register ICC_SGI1R_EL1) with a given VCPU.
921*4882a593Smuzhiyun  * If the VCPU's MPIDR matches, return the level0 affinity, otherwise
922*4882a593Smuzhiyun  * return -1.
923*4882a593Smuzhiyun  */
match_mpidr(u64 sgi_aff,u16 sgi_cpu_mask,struct kvm_vcpu * vcpu)924*4882a593Smuzhiyun static int match_mpidr(u64 sgi_aff, u16 sgi_cpu_mask, struct kvm_vcpu *vcpu)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	unsigned long affinity;
927*4882a593Smuzhiyun 	int level0;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	/*
930*4882a593Smuzhiyun 	 * Split the current VCPU's MPIDR into affinity level 0 and the
931*4882a593Smuzhiyun 	 * rest as this is what we have to compare against.
932*4882a593Smuzhiyun 	 */
933*4882a593Smuzhiyun 	affinity = kvm_vcpu_get_mpidr_aff(vcpu);
934*4882a593Smuzhiyun 	level0 = MPIDR_AFFINITY_LEVEL(affinity, 0);
935*4882a593Smuzhiyun 	affinity &= ~MPIDR_LEVEL_MASK;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	/* bail out if the upper three levels don't match */
938*4882a593Smuzhiyun 	if (sgi_aff != affinity)
939*4882a593Smuzhiyun 		return -1;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* Is this VCPU's bit set in the mask ? */
942*4882a593Smuzhiyun 	if (!(sgi_cpu_mask & BIT(level0)))
943*4882a593Smuzhiyun 		return -1;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	return level0;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun /*
949*4882a593Smuzhiyun  * The ICC_SGI* registers encode the affinity differently from the MPIDR,
950*4882a593Smuzhiyun  * so provide a wrapper to use the existing defines to isolate a certain
951*4882a593Smuzhiyun  * affinity level.
952*4882a593Smuzhiyun  */
953*4882a593Smuzhiyun #define SGI_AFFINITY_LEVEL(reg, level) \
954*4882a593Smuzhiyun 	((((reg) & ICC_SGI1R_AFFINITY_## level ##_MASK) \
955*4882a593Smuzhiyun 	>> ICC_SGI1R_AFFINITY_## level ##_SHIFT) << MPIDR_LEVEL_SHIFT(level))
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun /**
958*4882a593Smuzhiyun  * vgic_v3_dispatch_sgi - handle SGI requests from VCPUs
959*4882a593Smuzhiyun  * @vcpu: The VCPU requesting a SGI
960*4882a593Smuzhiyun  * @reg: The value written into ICC_{ASGI1,SGI0,SGI1}R by that VCPU
961*4882a593Smuzhiyun  * @allow_group1: Does the sysreg access allow generation of G1 SGIs
962*4882a593Smuzhiyun  *
963*4882a593Smuzhiyun  * With GICv3 (and ARE=1) CPUs trigger SGIs by writing to a system register.
964*4882a593Smuzhiyun  * This will trap in sys_regs.c and call this function.
965*4882a593Smuzhiyun  * This ICC_SGI1R_EL1 register contains the upper three affinity levels of the
966*4882a593Smuzhiyun  * target processors as well as a bitmask of 16 Aff0 CPUs.
967*4882a593Smuzhiyun  * If the interrupt routing mode bit is not set, we iterate over all VCPUs to
968*4882a593Smuzhiyun  * check for matching ones. If this bit is set, we signal all, but not the
969*4882a593Smuzhiyun  * calling VCPU.
970*4882a593Smuzhiyun  */
vgic_v3_dispatch_sgi(struct kvm_vcpu * vcpu,u64 reg,bool allow_group1)971*4882a593Smuzhiyun void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg, bool allow_group1)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun 	struct kvm *kvm = vcpu->kvm;
974*4882a593Smuzhiyun 	struct kvm_vcpu *c_vcpu;
975*4882a593Smuzhiyun 	u16 target_cpus;
976*4882a593Smuzhiyun 	u64 mpidr;
977*4882a593Smuzhiyun 	int sgi, c;
978*4882a593Smuzhiyun 	int vcpu_id = vcpu->vcpu_id;
979*4882a593Smuzhiyun 	bool broadcast;
980*4882a593Smuzhiyun 	unsigned long flags;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	sgi = (reg & ICC_SGI1R_SGI_ID_MASK) >> ICC_SGI1R_SGI_ID_SHIFT;
983*4882a593Smuzhiyun 	broadcast = reg & BIT_ULL(ICC_SGI1R_IRQ_ROUTING_MODE_BIT);
984*4882a593Smuzhiyun 	target_cpus = (reg & ICC_SGI1R_TARGET_LIST_MASK) >> ICC_SGI1R_TARGET_LIST_SHIFT;
985*4882a593Smuzhiyun 	mpidr = SGI_AFFINITY_LEVEL(reg, 3);
986*4882a593Smuzhiyun 	mpidr |= SGI_AFFINITY_LEVEL(reg, 2);
987*4882a593Smuzhiyun 	mpidr |= SGI_AFFINITY_LEVEL(reg, 1);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	/*
990*4882a593Smuzhiyun 	 * We iterate over all VCPUs to find the MPIDRs matching the request.
991*4882a593Smuzhiyun 	 * If we have handled one CPU, we clear its bit to detect early
992*4882a593Smuzhiyun 	 * if we are already finished. This avoids iterating through all
993*4882a593Smuzhiyun 	 * VCPUs when most of the times we just signal a single VCPU.
994*4882a593Smuzhiyun 	 */
995*4882a593Smuzhiyun 	kvm_for_each_vcpu(c, c_vcpu, kvm) {
996*4882a593Smuzhiyun 		struct vgic_irq *irq;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 		/* Exit early if we have dealt with all requested CPUs */
999*4882a593Smuzhiyun 		if (!broadcast && target_cpus == 0)
1000*4882a593Smuzhiyun 			break;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 		/* Don't signal the calling VCPU */
1003*4882a593Smuzhiyun 		if (broadcast && c == vcpu_id)
1004*4882a593Smuzhiyun 			continue;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 		if (!broadcast) {
1007*4882a593Smuzhiyun 			int level0;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 			level0 = match_mpidr(mpidr, target_cpus, c_vcpu);
1010*4882a593Smuzhiyun 			if (level0 == -1)
1011*4882a593Smuzhiyun 				continue;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 			/* remove this matching VCPU from the mask */
1014*4882a593Smuzhiyun 			target_cpus &= ~BIT(level0);
1015*4882a593Smuzhiyun 		}
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 		irq = vgic_get_irq(vcpu->kvm, c_vcpu, sgi);
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&irq->irq_lock, flags);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 		/*
1022*4882a593Smuzhiyun 		 * An access targeting Group0 SGIs can only generate
1023*4882a593Smuzhiyun 		 * those, while an access targeting Group1 SGIs can
1024*4882a593Smuzhiyun 		 * generate interrupts of either group.
1025*4882a593Smuzhiyun 		 */
1026*4882a593Smuzhiyun 		if (!irq->group || allow_group1) {
1027*4882a593Smuzhiyun 			if (!irq->hw) {
1028*4882a593Smuzhiyun 				irq->pending_latch = true;
1029*4882a593Smuzhiyun 				vgic_queue_irq_unlock(vcpu->kvm, irq, flags);
1030*4882a593Smuzhiyun 			} else {
1031*4882a593Smuzhiyun 				/* HW SGI? Ask the GIC to inject it */
1032*4882a593Smuzhiyun 				int err;
1033*4882a593Smuzhiyun 				err = irq_set_irqchip_state(irq->host_irq,
1034*4882a593Smuzhiyun 							    IRQCHIP_STATE_PENDING,
1035*4882a593Smuzhiyun 							    true);
1036*4882a593Smuzhiyun 				WARN_RATELIMIT(err, "IRQ %d", irq->host_irq);
1037*4882a593Smuzhiyun 				raw_spin_unlock_irqrestore(&irq->irq_lock, flags);
1038*4882a593Smuzhiyun 			}
1039*4882a593Smuzhiyun 		} else {
1040*4882a593Smuzhiyun 			raw_spin_unlock_irqrestore(&irq->irq_lock, flags);
1041*4882a593Smuzhiyun 		}
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 		vgic_put_irq(vcpu->kvm, irq);
1044*4882a593Smuzhiyun 	}
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun 
vgic_v3_dist_uaccess(struct kvm_vcpu * vcpu,bool is_write,int offset,u32 * val)1047*4882a593Smuzhiyun int vgic_v3_dist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
1048*4882a593Smuzhiyun 			 int offset, u32 *val)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun 	struct vgic_io_device dev = {
1051*4882a593Smuzhiyun 		.regions = vgic_v3_dist_registers,
1052*4882a593Smuzhiyun 		.nr_regions = ARRAY_SIZE(vgic_v3_dist_registers),
1053*4882a593Smuzhiyun 	};
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	return vgic_uaccess(vcpu, &dev, is_write, offset, val);
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun 
vgic_v3_redist_uaccess(struct kvm_vcpu * vcpu,bool is_write,int offset,u32 * val)1058*4882a593Smuzhiyun int vgic_v3_redist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
1059*4882a593Smuzhiyun 			   int offset, u32 *val)
1060*4882a593Smuzhiyun {
1061*4882a593Smuzhiyun 	struct vgic_io_device rd_dev = {
1062*4882a593Smuzhiyun 		.regions = vgic_v3_rd_registers,
1063*4882a593Smuzhiyun 		.nr_regions = ARRAY_SIZE(vgic_v3_rd_registers),
1064*4882a593Smuzhiyun 	};
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	return vgic_uaccess(vcpu, &rd_dev, is_write, offset, val);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
vgic_v3_line_level_info_uaccess(struct kvm_vcpu * vcpu,bool is_write,u32 intid,u64 * val)1069*4882a593Smuzhiyun int vgic_v3_line_level_info_uaccess(struct kvm_vcpu *vcpu, bool is_write,
1070*4882a593Smuzhiyun 				    u32 intid, u64 *val)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	if (intid % 32)
1073*4882a593Smuzhiyun 		return -EINVAL;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	if (is_write)
1076*4882a593Smuzhiyun 		vgic_write_irq_line_level_info(vcpu, intid, *val);
1077*4882a593Smuzhiyun 	else
1078*4882a593Smuzhiyun 		*val = vgic_read_irq_line_level_info(vcpu, intid);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	return 0;
1081*4882a593Smuzhiyun }
1082