xref: /OK3568_Linux_fs/kernel/arch/arm64/kvm/sys_regs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2012,2013 - ARM Ltd
4*4882a593Smuzhiyun  * Author: Marc Zyngier <marc.zyngier@arm.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Derived from arch/arm/kvm/coproc.c:
7*4882a593Smuzhiyun  * Copyright (C) 2012 - Virtual Open Systems and Columbia University
8*4882a593Smuzhiyun  * Authors: Rusty Russell <rusty@rustcorp.com.au>
9*4882a593Smuzhiyun  *          Christoffer Dall <c.dall@virtualopensystems.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/bitfield.h>
13*4882a593Smuzhiyun #include <linux/bsearch.h>
14*4882a593Smuzhiyun #include <linux/kvm_host.h>
15*4882a593Smuzhiyun #include <linux/mm.h>
16*4882a593Smuzhiyun #include <linux/printk.h>
17*4882a593Smuzhiyun #include <linux/uaccess.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/cacheflush.h>
20*4882a593Smuzhiyun #include <asm/cputype.h>
21*4882a593Smuzhiyun #include <asm/debug-monitors.h>
22*4882a593Smuzhiyun #include <asm/esr.h>
23*4882a593Smuzhiyun #include <asm/kvm_arm.h>
24*4882a593Smuzhiyun #include <asm/kvm_emulate.h>
25*4882a593Smuzhiyun #include <asm/kvm_hyp.h>
26*4882a593Smuzhiyun #include <asm/kvm_mmu.h>
27*4882a593Smuzhiyun #include <asm/perf_event.h>
28*4882a593Smuzhiyun #include <asm/sysreg.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <trace/events/kvm.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "sys_regs.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include "trace.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun  * All of this file is extremely similar to the ARM coproc.c, but the
38*4882a593Smuzhiyun  * types are different. My gut feeling is that it should be pretty
39*4882a593Smuzhiyun  * easy to merge, but that would be an ABI breakage -- again. VFP
40*4882a593Smuzhiyun  * would also need to be abstracted.
41*4882a593Smuzhiyun  *
42*4882a593Smuzhiyun  * For AArch32, we only take care of what is being trapped. Anything
43*4882a593Smuzhiyun  * that has to do with init and userspace access has to go via the
44*4882a593Smuzhiyun  * 64bit interface.
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define reg_to_encoding(x)						\
48*4882a593Smuzhiyun 	sys_reg((u32)(x)->Op0, (u32)(x)->Op1,				\
49*4882a593Smuzhiyun 		(u32)(x)->CRn, (u32)(x)->CRm, (u32)(x)->Op2)
50*4882a593Smuzhiyun 
read_from_write_only(struct kvm_vcpu * vcpu,struct sys_reg_params * params,const struct sys_reg_desc * r)51*4882a593Smuzhiyun static bool read_from_write_only(struct kvm_vcpu *vcpu,
52*4882a593Smuzhiyun 				 struct sys_reg_params *params,
53*4882a593Smuzhiyun 				 const struct sys_reg_desc *r)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	WARN_ONCE(1, "Unexpected sys_reg read to write-only register\n");
56*4882a593Smuzhiyun 	print_sys_reg_instr(params);
57*4882a593Smuzhiyun 	kvm_inject_undefined(vcpu);
58*4882a593Smuzhiyun 	return false;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
write_to_read_only(struct kvm_vcpu * vcpu,struct sys_reg_params * params,const struct sys_reg_desc * r)61*4882a593Smuzhiyun static bool write_to_read_only(struct kvm_vcpu *vcpu,
62*4882a593Smuzhiyun 			       struct sys_reg_params *params,
63*4882a593Smuzhiyun 			       const struct sys_reg_desc *r)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	WARN_ONCE(1, "Unexpected sys_reg write to read-only register\n");
66*4882a593Smuzhiyun 	print_sys_reg_instr(params);
67*4882a593Smuzhiyun 	kvm_inject_undefined(vcpu);
68*4882a593Smuzhiyun 	return false;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
vcpu_read_sys_reg(const struct kvm_vcpu * vcpu,int reg)71*4882a593Smuzhiyun u64 vcpu_read_sys_reg(const struct kvm_vcpu *vcpu, int reg)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	u64 val = 0x8badf00d8badf00d;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (vcpu->arch.sysregs_loaded_on_cpu &&
76*4882a593Smuzhiyun 	    __vcpu_read_sys_reg_from_cpu(reg, &val))
77*4882a593Smuzhiyun 		return val;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return __vcpu_sys_reg(vcpu, reg);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
vcpu_write_sys_reg(struct kvm_vcpu * vcpu,u64 val,int reg)82*4882a593Smuzhiyun void vcpu_write_sys_reg(struct kvm_vcpu *vcpu, u64 val, int reg)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	if (vcpu->arch.sysregs_loaded_on_cpu &&
85*4882a593Smuzhiyun 	    __vcpu_write_sys_reg_to_cpu(val, reg))
86*4882a593Smuzhiyun 		return;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	 __vcpu_sys_reg(vcpu, reg) = val;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* 3 bits per cache level, as per CLIDR, but non-existent caches always 0 */
92*4882a593Smuzhiyun static u32 cache_levels;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* CSSELR values; used to index KVM_REG_ARM_DEMUX_ID_CCSIDR */
95*4882a593Smuzhiyun #define CSSELR_MAX 14
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Which cache CCSIDR represents depends on CSSELR value. */
get_ccsidr(u32 csselr)98*4882a593Smuzhiyun static u32 get_ccsidr(u32 csselr)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	u32 ccsidr;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* Make sure noone else changes CSSELR during this! */
103*4882a593Smuzhiyun 	local_irq_disable();
104*4882a593Smuzhiyun 	write_sysreg(csselr, csselr_el1);
105*4882a593Smuzhiyun 	isb();
106*4882a593Smuzhiyun 	ccsidr = read_sysreg(ccsidr_el1);
107*4882a593Smuzhiyun 	local_irq_enable();
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	return ccsidr;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun  * See note at ARMv7 ARM B1.14.4 (TL;DR: S/W ops are not easily virtualized).
114*4882a593Smuzhiyun  */
access_dcsw(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)115*4882a593Smuzhiyun static bool access_dcsw(struct kvm_vcpu *vcpu,
116*4882a593Smuzhiyun 			struct sys_reg_params *p,
117*4882a593Smuzhiyun 			const struct sys_reg_desc *r)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	if (!p->is_write)
120*4882a593Smuzhiyun 		return read_from_write_only(vcpu, p, r);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/*
123*4882a593Smuzhiyun 	 * Only track S/W ops if we don't have FWB. It still indicates
124*4882a593Smuzhiyun 	 * that the guest is a bit broken (S/W operations should only
125*4882a593Smuzhiyun 	 * be done by firmware, knowing that there is only a single
126*4882a593Smuzhiyun 	 * CPU left in the system, and certainly not from non-secure
127*4882a593Smuzhiyun 	 * software).
128*4882a593Smuzhiyun 	 */
129*4882a593Smuzhiyun 	if (!cpus_have_const_cap(ARM64_HAS_STAGE2_FWB))
130*4882a593Smuzhiyun 		kvm_set_way_flush(vcpu);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	return true;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
get_access_mask(const struct sys_reg_desc * r,u64 * mask,u64 * shift)135*4882a593Smuzhiyun static void get_access_mask(const struct sys_reg_desc *r, u64 *mask, u64 *shift)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	switch (r->aarch32_map) {
138*4882a593Smuzhiyun 	case AA32_LO:
139*4882a593Smuzhiyun 		*mask = GENMASK_ULL(31, 0);
140*4882a593Smuzhiyun 		*shift = 0;
141*4882a593Smuzhiyun 		break;
142*4882a593Smuzhiyun 	case AA32_HI:
143*4882a593Smuzhiyun 		*mask = GENMASK_ULL(63, 32);
144*4882a593Smuzhiyun 		*shift = 32;
145*4882a593Smuzhiyun 		break;
146*4882a593Smuzhiyun 	default:
147*4882a593Smuzhiyun 		*mask = GENMASK_ULL(63, 0);
148*4882a593Smuzhiyun 		*shift = 0;
149*4882a593Smuzhiyun 		break;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun  * Generic accessor for VM registers. Only called as long as HCR_TVM
155*4882a593Smuzhiyun  * is set. If the guest enables the MMU, we stop trapping the VM
156*4882a593Smuzhiyun  * sys_regs and leave it in complete control of the caches.
157*4882a593Smuzhiyun  */
access_vm_reg(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)158*4882a593Smuzhiyun static bool access_vm_reg(struct kvm_vcpu *vcpu,
159*4882a593Smuzhiyun 			  struct sys_reg_params *p,
160*4882a593Smuzhiyun 			  const struct sys_reg_desc *r)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	bool was_enabled = vcpu_has_cache_enabled(vcpu);
163*4882a593Smuzhiyun 	u64 val, mask, shift;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	BUG_ON(!p->is_write);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	get_access_mask(r, &mask, &shift);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (~mask) {
170*4882a593Smuzhiyun 		val = vcpu_read_sys_reg(vcpu, r->reg);
171*4882a593Smuzhiyun 		val &= ~mask;
172*4882a593Smuzhiyun 	} else {
173*4882a593Smuzhiyun 		val = 0;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	val |= (p->regval & (mask >> shift)) << shift;
177*4882a593Smuzhiyun 	vcpu_write_sys_reg(vcpu, val, r->reg);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	kvm_toggle_cache(vcpu, was_enabled);
180*4882a593Smuzhiyun 	return true;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
access_actlr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)183*4882a593Smuzhiyun static bool access_actlr(struct kvm_vcpu *vcpu,
184*4882a593Smuzhiyun 			 struct sys_reg_params *p,
185*4882a593Smuzhiyun 			 const struct sys_reg_desc *r)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	u64 mask, shift;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (p->is_write)
190*4882a593Smuzhiyun 		return ignore_write(vcpu, p);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	get_access_mask(r, &mask, &shift);
193*4882a593Smuzhiyun 	p->regval = (vcpu_read_sys_reg(vcpu, r->reg) & mask) >> shift;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return true;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun  * Trap handler for the GICv3 SGI generation system register.
200*4882a593Smuzhiyun  * Forward the request to the VGIC emulation.
201*4882a593Smuzhiyun  * The cp15_64 code makes sure this automatically works
202*4882a593Smuzhiyun  * for both AArch64 and AArch32 accesses.
203*4882a593Smuzhiyun  */
access_gic_sgi(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)204*4882a593Smuzhiyun static bool access_gic_sgi(struct kvm_vcpu *vcpu,
205*4882a593Smuzhiyun 			   struct sys_reg_params *p,
206*4882a593Smuzhiyun 			   const struct sys_reg_desc *r)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	bool g1;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (!p->is_write)
211*4882a593Smuzhiyun 		return read_from_write_only(vcpu, p, r);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/*
214*4882a593Smuzhiyun 	 * In a system where GICD_CTLR.DS=1, a ICC_SGI0R_EL1 access generates
215*4882a593Smuzhiyun 	 * Group0 SGIs only, while ICC_SGI1R_EL1 can generate either group,
216*4882a593Smuzhiyun 	 * depending on the SGI configuration. ICC_ASGI1R_EL1 is effectively
217*4882a593Smuzhiyun 	 * equivalent to ICC_SGI0R_EL1, as there is no "alternative" secure
218*4882a593Smuzhiyun 	 * group.
219*4882a593Smuzhiyun 	 */
220*4882a593Smuzhiyun 	if (p->Op0 == 0) {		/* AArch32 */
221*4882a593Smuzhiyun 		switch (p->Op1) {
222*4882a593Smuzhiyun 		default:		/* Keep GCC quiet */
223*4882a593Smuzhiyun 		case 0:			/* ICC_SGI1R */
224*4882a593Smuzhiyun 			g1 = true;
225*4882a593Smuzhiyun 			break;
226*4882a593Smuzhiyun 		case 1:			/* ICC_ASGI1R */
227*4882a593Smuzhiyun 		case 2:			/* ICC_SGI0R */
228*4882a593Smuzhiyun 			g1 = false;
229*4882a593Smuzhiyun 			break;
230*4882a593Smuzhiyun 		}
231*4882a593Smuzhiyun 	} else {			/* AArch64 */
232*4882a593Smuzhiyun 		switch (p->Op2) {
233*4882a593Smuzhiyun 		default:		/* Keep GCC quiet */
234*4882a593Smuzhiyun 		case 5:			/* ICC_SGI1R_EL1 */
235*4882a593Smuzhiyun 			g1 = true;
236*4882a593Smuzhiyun 			break;
237*4882a593Smuzhiyun 		case 6:			/* ICC_ASGI1R_EL1 */
238*4882a593Smuzhiyun 		case 7:			/* ICC_SGI0R_EL1 */
239*4882a593Smuzhiyun 			g1 = false;
240*4882a593Smuzhiyun 			break;
241*4882a593Smuzhiyun 		}
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	vgic_v3_dispatch_sgi(vcpu, p->regval, g1);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	return true;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
access_gic_sre(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)249*4882a593Smuzhiyun static bool access_gic_sre(struct kvm_vcpu *vcpu,
250*4882a593Smuzhiyun 			   struct sys_reg_params *p,
251*4882a593Smuzhiyun 			   const struct sys_reg_desc *r)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	if (p->is_write)
254*4882a593Smuzhiyun 		return ignore_write(vcpu, p);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	p->regval = vcpu->arch.vgic_cpu.vgic_v3.vgic_sre;
257*4882a593Smuzhiyun 	return true;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
trap_raz_wi(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)260*4882a593Smuzhiyun static bool trap_raz_wi(struct kvm_vcpu *vcpu,
261*4882a593Smuzhiyun 			struct sys_reg_params *p,
262*4882a593Smuzhiyun 			const struct sys_reg_desc *r)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	if (p->is_write)
265*4882a593Smuzhiyun 		return ignore_write(vcpu, p);
266*4882a593Smuzhiyun 	else
267*4882a593Smuzhiyun 		return read_zero(vcpu, p);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /*
271*4882a593Smuzhiyun  * ARMv8.1 mandates at least a trivial LORegion implementation, where all the
272*4882a593Smuzhiyun  * RW registers are RES0 (which we can implement as RAZ/WI). On an ARMv8.0
273*4882a593Smuzhiyun  * system, these registers should UNDEF. LORID_EL1 being a RO register, we
274*4882a593Smuzhiyun  * treat it separately.
275*4882a593Smuzhiyun  */
trap_loregion(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)276*4882a593Smuzhiyun static bool trap_loregion(struct kvm_vcpu *vcpu,
277*4882a593Smuzhiyun 			  struct sys_reg_params *p,
278*4882a593Smuzhiyun 			  const struct sys_reg_desc *r)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	u64 val = read_sanitised_ftr_reg(SYS_ID_AA64MMFR1_EL1);
281*4882a593Smuzhiyun 	u32 sr = reg_to_encoding(r);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (!(val & (0xfUL << ID_AA64MMFR1_LOR_SHIFT))) {
284*4882a593Smuzhiyun 		kvm_inject_undefined(vcpu);
285*4882a593Smuzhiyun 		return false;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (p->is_write && sr == SYS_LORID_EL1)
289*4882a593Smuzhiyun 		return write_to_read_only(vcpu, p, r);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	return trap_raz_wi(vcpu, p, r);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
trap_oslsr_el1(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)294*4882a593Smuzhiyun static bool trap_oslsr_el1(struct kvm_vcpu *vcpu,
295*4882a593Smuzhiyun 			   struct sys_reg_params *p,
296*4882a593Smuzhiyun 			   const struct sys_reg_desc *r)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	if (p->is_write) {
299*4882a593Smuzhiyun 		return ignore_write(vcpu, p);
300*4882a593Smuzhiyun 	} else {
301*4882a593Smuzhiyun 		p->regval = (1 << 3);
302*4882a593Smuzhiyun 		return true;
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
trap_dbgauthstatus_el1(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)306*4882a593Smuzhiyun static bool trap_dbgauthstatus_el1(struct kvm_vcpu *vcpu,
307*4882a593Smuzhiyun 				   struct sys_reg_params *p,
308*4882a593Smuzhiyun 				   const struct sys_reg_desc *r)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	if (p->is_write) {
311*4882a593Smuzhiyun 		return ignore_write(vcpu, p);
312*4882a593Smuzhiyun 	} else {
313*4882a593Smuzhiyun 		p->regval = read_sysreg(dbgauthstatus_el1);
314*4882a593Smuzhiyun 		return true;
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun  * We want to avoid world-switching all the DBG registers all the
320*4882a593Smuzhiyun  * time:
321*4882a593Smuzhiyun  *
322*4882a593Smuzhiyun  * - If we've touched any debug register, it is likely that we're
323*4882a593Smuzhiyun  *   going to touch more of them. It then makes sense to disable the
324*4882a593Smuzhiyun  *   traps and start doing the save/restore dance
325*4882a593Smuzhiyun  * - If debug is active (DBG_MDSCR_KDE or DBG_MDSCR_MDE set), it is
326*4882a593Smuzhiyun  *   then mandatory to save/restore the registers, as the guest
327*4882a593Smuzhiyun  *   depends on them.
328*4882a593Smuzhiyun  *
329*4882a593Smuzhiyun  * For this, we use a DIRTY bit, indicating the guest has modified the
330*4882a593Smuzhiyun  * debug registers, used as follow:
331*4882a593Smuzhiyun  *
332*4882a593Smuzhiyun  * On guest entry:
333*4882a593Smuzhiyun  * - If the dirty bit is set (because we're coming back from trapping),
334*4882a593Smuzhiyun  *   disable the traps, save host registers, restore guest registers.
335*4882a593Smuzhiyun  * - If debug is actively in use (DBG_MDSCR_KDE or DBG_MDSCR_MDE set),
336*4882a593Smuzhiyun  *   set the dirty bit, disable the traps, save host registers,
337*4882a593Smuzhiyun  *   restore guest registers.
338*4882a593Smuzhiyun  * - Otherwise, enable the traps
339*4882a593Smuzhiyun  *
340*4882a593Smuzhiyun  * On guest exit:
341*4882a593Smuzhiyun  * - If the dirty bit is set, save guest registers, restore host
342*4882a593Smuzhiyun  *   registers and clear the dirty bit. This ensure that the host can
343*4882a593Smuzhiyun  *   now use the debug registers.
344*4882a593Smuzhiyun  */
trap_debug_regs(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)345*4882a593Smuzhiyun static bool trap_debug_regs(struct kvm_vcpu *vcpu,
346*4882a593Smuzhiyun 			    struct sys_reg_params *p,
347*4882a593Smuzhiyun 			    const struct sys_reg_desc *r)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	if (p->is_write) {
350*4882a593Smuzhiyun 		vcpu_write_sys_reg(vcpu, p->regval, r->reg);
351*4882a593Smuzhiyun 		vcpu->arch.flags |= KVM_ARM64_DEBUG_DIRTY;
352*4882a593Smuzhiyun 	} else {
353*4882a593Smuzhiyun 		p->regval = vcpu_read_sys_reg(vcpu, r->reg);
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	trace_trap_reg(__func__, r->reg, p->is_write, p->regval);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return true;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun  * reg_to_dbg/dbg_to_reg
363*4882a593Smuzhiyun  *
364*4882a593Smuzhiyun  * A 32 bit write to a debug register leave top bits alone
365*4882a593Smuzhiyun  * A 32 bit read from a debug register only returns the bottom bits
366*4882a593Smuzhiyun  *
367*4882a593Smuzhiyun  * All writes will set the KVM_ARM64_DEBUG_DIRTY flag to ensure the
368*4882a593Smuzhiyun  * hyp.S code switches between host and guest values in future.
369*4882a593Smuzhiyun  */
reg_to_dbg(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * rd,u64 * dbg_reg)370*4882a593Smuzhiyun static void reg_to_dbg(struct kvm_vcpu *vcpu,
371*4882a593Smuzhiyun 		       struct sys_reg_params *p,
372*4882a593Smuzhiyun 		       const struct sys_reg_desc *rd,
373*4882a593Smuzhiyun 		       u64 *dbg_reg)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	u64 mask, shift, val;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	get_access_mask(rd, &mask, &shift);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	val = *dbg_reg;
380*4882a593Smuzhiyun 	val &= ~mask;
381*4882a593Smuzhiyun 	val |= (p->regval & (mask >> shift)) << shift;
382*4882a593Smuzhiyun 	*dbg_reg = val;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	vcpu->arch.flags |= KVM_ARM64_DEBUG_DIRTY;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
dbg_to_reg(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * rd,u64 * dbg_reg)387*4882a593Smuzhiyun static void dbg_to_reg(struct kvm_vcpu *vcpu,
388*4882a593Smuzhiyun 		       struct sys_reg_params *p,
389*4882a593Smuzhiyun 		       const struct sys_reg_desc *rd,
390*4882a593Smuzhiyun 		       u64 *dbg_reg)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	u64 mask, shift;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	get_access_mask(rd, &mask, &shift);
395*4882a593Smuzhiyun 	p->regval = (*dbg_reg & mask) >> shift;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
trap_bvr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * rd)398*4882a593Smuzhiyun static bool trap_bvr(struct kvm_vcpu *vcpu,
399*4882a593Smuzhiyun 		     struct sys_reg_params *p,
400*4882a593Smuzhiyun 		     const struct sys_reg_desc *rd)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->CRm];
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	if (p->is_write)
405*4882a593Smuzhiyun 		reg_to_dbg(vcpu, p, rd, dbg_reg);
406*4882a593Smuzhiyun 	else
407*4882a593Smuzhiyun 		dbg_to_reg(vcpu, p, rd, dbg_reg);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	trace_trap_reg(__func__, rd->CRm, p->is_write, *dbg_reg);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return true;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
set_bvr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)414*4882a593Smuzhiyun static int set_bvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
415*4882a593Smuzhiyun 		const struct kvm_one_reg *reg, void __user *uaddr)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	__u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->CRm];
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
420*4882a593Smuzhiyun 		return -EFAULT;
421*4882a593Smuzhiyun 	return 0;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
get_bvr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)424*4882a593Smuzhiyun static int get_bvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
425*4882a593Smuzhiyun 	const struct kvm_one_reg *reg, void __user *uaddr)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	__u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->CRm];
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
430*4882a593Smuzhiyun 		return -EFAULT;
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
reset_bvr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd)434*4882a593Smuzhiyun static void reset_bvr(struct kvm_vcpu *vcpu,
435*4882a593Smuzhiyun 		      const struct sys_reg_desc *rd)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	vcpu->arch.vcpu_debug_state.dbg_bvr[rd->CRm] = rd->val;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
trap_bcr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * rd)440*4882a593Smuzhiyun static bool trap_bcr(struct kvm_vcpu *vcpu,
441*4882a593Smuzhiyun 		     struct sys_reg_params *p,
442*4882a593Smuzhiyun 		     const struct sys_reg_desc *rd)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->CRm];
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (p->is_write)
447*4882a593Smuzhiyun 		reg_to_dbg(vcpu, p, rd, dbg_reg);
448*4882a593Smuzhiyun 	else
449*4882a593Smuzhiyun 		dbg_to_reg(vcpu, p, rd, dbg_reg);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	trace_trap_reg(__func__, rd->CRm, p->is_write, *dbg_reg);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	return true;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
set_bcr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)456*4882a593Smuzhiyun static int set_bcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
457*4882a593Smuzhiyun 		const struct kvm_one_reg *reg, void __user *uaddr)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	__u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->CRm];
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
462*4882a593Smuzhiyun 		return -EFAULT;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	return 0;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
get_bcr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)467*4882a593Smuzhiyun static int get_bcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
468*4882a593Smuzhiyun 	const struct kvm_one_reg *reg, void __user *uaddr)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	__u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->CRm];
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
473*4882a593Smuzhiyun 		return -EFAULT;
474*4882a593Smuzhiyun 	return 0;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
reset_bcr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd)477*4882a593Smuzhiyun static void reset_bcr(struct kvm_vcpu *vcpu,
478*4882a593Smuzhiyun 		      const struct sys_reg_desc *rd)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	vcpu->arch.vcpu_debug_state.dbg_bcr[rd->CRm] = rd->val;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
trap_wvr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * rd)483*4882a593Smuzhiyun static bool trap_wvr(struct kvm_vcpu *vcpu,
484*4882a593Smuzhiyun 		     struct sys_reg_params *p,
485*4882a593Smuzhiyun 		     const struct sys_reg_desc *rd)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->CRm];
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	if (p->is_write)
490*4882a593Smuzhiyun 		reg_to_dbg(vcpu, p, rd, dbg_reg);
491*4882a593Smuzhiyun 	else
492*4882a593Smuzhiyun 		dbg_to_reg(vcpu, p, rd, dbg_reg);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	trace_trap_reg(__func__, rd->CRm, p->is_write,
495*4882a593Smuzhiyun 		vcpu->arch.vcpu_debug_state.dbg_wvr[rd->CRm]);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return true;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
set_wvr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)500*4882a593Smuzhiyun static int set_wvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
501*4882a593Smuzhiyun 		const struct kvm_one_reg *reg, void __user *uaddr)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	__u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->CRm];
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
506*4882a593Smuzhiyun 		return -EFAULT;
507*4882a593Smuzhiyun 	return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
get_wvr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)510*4882a593Smuzhiyun static int get_wvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
511*4882a593Smuzhiyun 	const struct kvm_one_reg *reg, void __user *uaddr)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	__u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->CRm];
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
516*4882a593Smuzhiyun 		return -EFAULT;
517*4882a593Smuzhiyun 	return 0;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
reset_wvr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd)520*4882a593Smuzhiyun static void reset_wvr(struct kvm_vcpu *vcpu,
521*4882a593Smuzhiyun 		      const struct sys_reg_desc *rd)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	vcpu->arch.vcpu_debug_state.dbg_wvr[rd->CRm] = rd->val;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
trap_wcr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * rd)526*4882a593Smuzhiyun static bool trap_wcr(struct kvm_vcpu *vcpu,
527*4882a593Smuzhiyun 		     struct sys_reg_params *p,
528*4882a593Smuzhiyun 		     const struct sys_reg_desc *rd)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->CRm];
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	if (p->is_write)
533*4882a593Smuzhiyun 		reg_to_dbg(vcpu, p, rd, dbg_reg);
534*4882a593Smuzhiyun 	else
535*4882a593Smuzhiyun 		dbg_to_reg(vcpu, p, rd, dbg_reg);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	trace_trap_reg(__func__, rd->CRm, p->is_write, *dbg_reg);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return true;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
set_wcr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)542*4882a593Smuzhiyun static int set_wcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
543*4882a593Smuzhiyun 		const struct kvm_one_reg *reg, void __user *uaddr)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	__u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->CRm];
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
548*4882a593Smuzhiyun 		return -EFAULT;
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
get_wcr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)552*4882a593Smuzhiyun static int get_wcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
553*4882a593Smuzhiyun 	const struct kvm_one_reg *reg, void __user *uaddr)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun 	__u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->CRm];
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
558*4882a593Smuzhiyun 		return -EFAULT;
559*4882a593Smuzhiyun 	return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
reset_wcr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd)562*4882a593Smuzhiyun static void reset_wcr(struct kvm_vcpu *vcpu,
563*4882a593Smuzhiyun 		      const struct sys_reg_desc *rd)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	vcpu->arch.vcpu_debug_state.dbg_wcr[rd->CRm] = rd->val;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
reset_amair_el1(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r)568*4882a593Smuzhiyun static void reset_amair_el1(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	u64 amair = read_sysreg(amair_el1);
571*4882a593Smuzhiyun 	vcpu_write_sys_reg(vcpu, amair, AMAIR_EL1);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
reset_actlr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r)574*4882a593Smuzhiyun static void reset_actlr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	u64 actlr = read_sysreg(actlr_el1);
577*4882a593Smuzhiyun 	vcpu_write_sys_reg(vcpu, actlr, ACTLR_EL1);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
reset_mpidr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r)580*4882a593Smuzhiyun static void reset_mpidr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	u64 mpidr;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/*
585*4882a593Smuzhiyun 	 * Map the vcpu_id into the first three affinity level fields of
586*4882a593Smuzhiyun 	 * the MPIDR. We limit the number of VCPUs in level 0 due to a
587*4882a593Smuzhiyun 	 * limitation to 16 CPUs in that level in the ICC_SGIxR registers
588*4882a593Smuzhiyun 	 * of the GICv3 to be able to address each CPU directly when
589*4882a593Smuzhiyun 	 * sending IPIs.
590*4882a593Smuzhiyun 	 */
591*4882a593Smuzhiyun 	mpidr = (vcpu->vcpu_id & 0x0f) << MPIDR_LEVEL_SHIFT(0);
592*4882a593Smuzhiyun 	mpidr |= ((vcpu->vcpu_id >> 4) & 0xff) << MPIDR_LEVEL_SHIFT(1);
593*4882a593Smuzhiyun 	mpidr |= ((vcpu->vcpu_id >> 12) & 0xff) << MPIDR_LEVEL_SHIFT(2);
594*4882a593Smuzhiyun 	vcpu_write_sys_reg(vcpu, (1ULL << 31) | mpidr, MPIDR_EL1);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
pmu_visibility(const struct kvm_vcpu * vcpu,const struct sys_reg_desc * r)597*4882a593Smuzhiyun static unsigned int pmu_visibility(const struct kvm_vcpu *vcpu,
598*4882a593Smuzhiyun 				   const struct sys_reg_desc *r)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	if (kvm_vcpu_has_pmu(vcpu))
601*4882a593Smuzhiyun 		return 0;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	return REG_HIDDEN;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
reset_pmcr(struct kvm_vcpu * vcpu,const struct sys_reg_desc * r)606*4882a593Smuzhiyun static void reset_pmcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	u64 pmcr, val;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* No PMU available, PMCR_EL0 may UNDEF... */
611*4882a593Smuzhiyun 	if (!kvm_arm_support_pmu_v3())
612*4882a593Smuzhiyun 		return;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	pmcr = read_sysreg(pmcr_el0);
615*4882a593Smuzhiyun 	/*
616*4882a593Smuzhiyun 	 * Writable bits of PMCR_EL0 (ARMV8_PMU_PMCR_MASK) are reset to UNKNOWN
617*4882a593Smuzhiyun 	 * except PMCR.E resetting to zero.
618*4882a593Smuzhiyun 	 */
619*4882a593Smuzhiyun 	val = ((pmcr & ~ARMV8_PMU_PMCR_MASK)
620*4882a593Smuzhiyun 	       | (ARMV8_PMU_PMCR_MASK & 0xdecafbad)) & (~ARMV8_PMU_PMCR_E);
621*4882a593Smuzhiyun 	if (!kvm_supports_32bit_el0())
622*4882a593Smuzhiyun 		val |= ARMV8_PMU_PMCR_LC;
623*4882a593Smuzhiyun 	__vcpu_sys_reg(vcpu, r->reg) = val;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
check_pmu_access_disabled(struct kvm_vcpu * vcpu,u64 flags)626*4882a593Smuzhiyun static bool check_pmu_access_disabled(struct kvm_vcpu *vcpu, u64 flags)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	u64 reg = __vcpu_sys_reg(vcpu, PMUSERENR_EL0);
629*4882a593Smuzhiyun 	bool enabled = (reg & flags) || vcpu_mode_priv(vcpu);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	if (!enabled)
632*4882a593Smuzhiyun 		kvm_inject_undefined(vcpu);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	return !enabled;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
pmu_access_el0_disabled(struct kvm_vcpu * vcpu)637*4882a593Smuzhiyun static bool pmu_access_el0_disabled(struct kvm_vcpu *vcpu)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	return check_pmu_access_disabled(vcpu, ARMV8_PMU_USERENR_EN);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
pmu_write_swinc_el0_disabled(struct kvm_vcpu * vcpu)642*4882a593Smuzhiyun static bool pmu_write_swinc_el0_disabled(struct kvm_vcpu *vcpu)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	return check_pmu_access_disabled(vcpu, ARMV8_PMU_USERENR_SW | ARMV8_PMU_USERENR_EN);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun 
pmu_access_cycle_counter_el0_disabled(struct kvm_vcpu * vcpu)647*4882a593Smuzhiyun static bool pmu_access_cycle_counter_el0_disabled(struct kvm_vcpu *vcpu)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	return check_pmu_access_disabled(vcpu, ARMV8_PMU_USERENR_CR | ARMV8_PMU_USERENR_EN);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
pmu_access_event_counter_el0_disabled(struct kvm_vcpu * vcpu)652*4882a593Smuzhiyun static bool pmu_access_event_counter_el0_disabled(struct kvm_vcpu *vcpu)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	return check_pmu_access_disabled(vcpu, ARMV8_PMU_USERENR_ER | ARMV8_PMU_USERENR_EN);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
access_pmcr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)657*4882a593Smuzhiyun static bool access_pmcr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
658*4882a593Smuzhiyun 			const struct sys_reg_desc *r)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	u64 val;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	if (pmu_access_el0_disabled(vcpu))
663*4882a593Smuzhiyun 		return false;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	if (p->is_write) {
666*4882a593Smuzhiyun 		/* Only update writeable bits of PMCR */
667*4882a593Smuzhiyun 		val = __vcpu_sys_reg(vcpu, PMCR_EL0);
668*4882a593Smuzhiyun 		val &= ~ARMV8_PMU_PMCR_MASK;
669*4882a593Smuzhiyun 		val |= p->regval & ARMV8_PMU_PMCR_MASK;
670*4882a593Smuzhiyun 		if (!kvm_supports_32bit_el0())
671*4882a593Smuzhiyun 			val |= ARMV8_PMU_PMCR_LC;
672*4882a593Smuzhiyun 		__vcpu_sys_reg(vcpu, PMCR_EL0) = val;
673*4882a593Smuzhiyun 		kvm_pmu_handle_pmcr(vcpu, val);
674*4882a593Smuzhiyun 		kvm_vcpu_pmu_restore_guest(vcpu);
675*4882a593Smuzhiyun 	} else {
676*4882a593Smuzhiyun 		/* PMCR.P & PMCR.C are RAZ */
677*4882a593Smuzhiyun 		val = __vcpu_sys_reg(vcpu, PMCR_EL0)
678*4882a593Smuzhiyun 		      & ~(ARMV8_PMU_PMCR_P | ARMV8_PMU_PMCR_C);
679*4882a593Smuzhiyun 		p->regval = val;
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	return true;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
access_pmselr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)685*4882a593Smuzhiyun static bool access_pmselr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
686*4882a593Smuzhiyun 			  const struct sys_reg_desc *r)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	if (pmu_access_event_counter_el0_disabled(vcpu))
689*4882a593Smuzhiyun 		return false;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	if (p->is_write)
692*4882a593Smuzhiyun 		__vcpu_sys_reg(vcpu, PMSELR_EL0) = p->regval;
693*4882a593Smuzhiyun 	else
694*4882a593Smuzhiyun 		/* return PMSELR.SEL field */
695*4882a593Smuzhiyun 		p->regval = __vcpu_sys_reg(vcpu, PMSELR_EL0)
696*4882a593Smuzhiyun 			    & ARMV8_PMU_COUNTER_MASK;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	return true;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
access_pmceid(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)701*4882a593Smuzhiyun static bool access_pmceid(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
702*4882a593Smuzhiyun 			  const struct sys_reg_desc *r)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	u64 pmceid, mask, shift;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	BUG_ON(p->is_write);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	if (pmu_access_el0_disabled(vcpu))
709*4882a593Smuzhiyun 		return false;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	get_access_mask(r, &mask, &shift);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	pmceid = kvm_pmu_get_pmceid(vcpu, (p->Op2 & 1));
714*4882a593Smuzhiyun 	pmceid &= mask;
715*4882a593Smuzhiyun 	pmceid >>= shift;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	p->regval = pmceid;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return true;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
pmu_counter_idx_valid(struct kvm_vcpu * vcpu,u64 idx)722*4882a593Smuzhiyun static bool pmu_counter_idx_valid(struct kvm_vcpu *vcpu, u64 idx)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	u64 pmcr, val;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	pmcr = __vcpu_sys_reg(vcpu, PMCR_EL0);
727*4882a593Smuzhiyun 	val = (pmcr >> ARMV8_PMU_PMCR_N_SHIFT) & ARMV8_PMU_PMCR_N_MASK;
728*4882a593Smuzhiyun 	if (idx >= val && idx != ARMV8_PMU_CYCLE_IDX) {
729*4882a593Smuzhiyun 		kvm_inject_undefined(vcpu);
730*4882a593Smuzhiyun 		return false;
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	return true;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
access_pmu_evcntr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)736*4882a593Smuzhiyun static bool access_pmu_evcntr(struct kvm_vcpu *vcpu,
737*4882a593Smuzhiyun 			      struct sys_reg_params *p,
738*4882a593Smuzhiyun 			      const struct sys_reg_desc *r)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	u64 idx = ~0UL;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	if (r->CRn == 9 && r->CRm == 13) {
743*4882a593Smuzhiyun 		if (r->Op2 == 2) {
744*4882a593Smuzhiyun 			/* PMXEVCNTR_EL0 */
745*4882a593Smuzhiyun 			if (pmu_access_event_counter_el0_disabled(vcpu))
746*4882a593Smuzhiyun 				return false;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 			idx = __vcpu_sys_reg(vcpu, PMSELR_EL0)
749*4882a593Smuzhiyun 			      & ARMV8_PMU_COUNTER_MASK;
750*4882a593Smuzhiyun 		} else if (r->Op2 == 0) {
751*4882a593Smuzhiyun 			/* PMCCNTR_EL0 */
752*4882a593Smuzhiyun 			if (pmu_access_cycle_counter_el0_disabled(vcpu))
753*4882a593Smuzhiyun 				return false;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 			idx = ARMV8_PMU_CYCLE_IDX;
756*4882a593Smuzhiyun 		}
757*4882a593Smuzhiyun 	} else if (r->CRn == 0 && r->CRm == 9) {
758*4882a593Smuzhiyun 		/* PMCCNTR */
759*4882a593Smuzhiyun 		if (pmu_access_event_counter_el0_disabled(vcpu))
760*4882a593Smuzhiyun 			return false;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 		idx = ARMV8_PMU_CYCLE_IDX;
763*4882a593Smuzhiyun 	} else if (r->CRn == 14 && (r->CRm & 12) == 8) {
764*4882a593Smuzhiyun 		/* PMEVCNTRn_EL0 */
765*4882a593Smuzhiyun 		if (pmu_access_event_counter_el0_disabled(vcpu))
766*4882a593Smuzhiyun 			return false;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 		idx = ((r->CRm & 3) << 3) | (r->Op2 & 7);
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	/* Catch any decoding mistake */
772*4882a593Smuzhiyun 	WARN_ON(idx == ~0UL);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	if (!pmu_counter_idx_valid(vcpu, idx))
775*4882a593Smuzhiyun 		return false;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	if (p->is_write) {
778*4882a593Smuzhiyun 		if (pmu_access_el0_disabled(vcpu))
779*4882a593Smuzhiyun 			return false;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 		kvm_pmu_set_counter_value(vcpu, idx, p->regval);
782*4882a593Smuzhiyun 	} else {
783*4882a593Smuzhiyun 		p->regval = kvm_pmu_get_counter_value(vcpu, idx);
784*4882a593Smuzhiyun 	}
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	return true;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
access_pmu_evtyper(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)789*4882a593Smuzhiyun static bool access_pmu_evtyper(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
790*4882a593Smuzhiyun 			       const struct sys_reg_desc *r)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	u64 idx, reg;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	if (pmu_access_el0_disabled(vcpu))
795*4882a593Smuzhiyun 		return false;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	if (r->CRn == 9 && r->CRm == 13 && r->Op2 == 1) {
798*4882a593Smuzhiyun 		/* PMXEVTYPER_EL0 */
799*4882a593Smuzhiyun 		idx = __vcpu_sys_reg(vcpu, PMSELR_EL0) & ARMV8_PMU_COUNTER_MASK;
800*4882a593Smuzhiyun 		reg = PMEVTYPER0_EL0 + idx;
801*4882a593Smuzhiyun 	} else if (r->CRn == 14 && (r->CRm & 12) == 12) {
802*4882a593Smuzhiyun 		idx = ((r->CRm & 3) << 3) | (r->Op2 & 7);
803*4882a593Smuzhiyun 		if (idx == ARMV8_PMU_CYCLE_IDX)
804*4882a593Smuzhiyun 			reg = PMCCFILTR_EL0;
805*4882a593Smuzhiyun 		else
806*4882a593Smuzhiyun 			/* PMEVTYPERn_EL0 */
807*4882a593Smuzhiyun 			reg = PMEVTYPER0_EL0 + idx;
808*4882a593Smuzhiyun 	} else {
809*4882a593Smuzhiyun 		BUG();
810*4882a593Smuzhiyun 	}
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	if (!pmu_counter_idx_valid(vcpu, idx))
813*4882a593Smuzhiyun 		return false;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	if (p->is_write) {
816*4882a593Smuzhiyun 		kvm_pmu_set_counter_event_type(vcpu, p->regval, idx);
817*4882a593Smuzhiyun 		__vcpu_sys_reg(vcpu, reg) = p->regval & ARMV8_PMU_EVTYPE_MASK;
818*4882a593Smuzhiyun 		kvm_vcpu_pmu_restore_guest(vcpu);
819*4882a593Smuzhiyun 	} else {
820*4882a593Smuzhiyun 		p->regval = __vcpu_sys_reg(vcpu, reg) & ARMV8_PMU_EVTYPE_MASK;
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	return true;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
access_pmcnten(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)826*4882a593Smuzhiyun static bool access_pmcnten(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
827*4882a593Smuzhiyun 			   const struct sys_reg_desc *r)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	u64 val, mask;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	if (pmu_access_el0_disabled(vcpu))
832*4882a593Smuzhiyun 		return false;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	mask = kvm_pmu_valid_counter_mask(vcpu);
835*4882a593Smuzhiyun 	if (p->is_write) {
836*4882a593Smuzhiyun 		val = p->regval & mask;
837*4882a593Smuzhiyun 		if (r->Op2 & 0x1) {
838*4882a593Smuzhiyun 			/* accessing PMCNTENSET_EL0 */
839*4882a593Smuzhiyun 			__vcpu_sys_reg(vcpu, PMCNTENSET_EL0) |= val;
840*4882a593Smuzhiyun 			kvm_pmu_enable_counter_mask(vcpu, val);
841*4882a593Smuzhiyun 			kvm_vcpu_pmu_restore_guest(vcpu);
842*4882a593Smuzhiyun 		} else {
843*4882a593Smuzhiyun 			/* accessing PMCNTENCLR_EL0 */
844*4882a593Smuzhiyun 			__vcpu_sys_reg(vcpu, PMCNTENSET_EL0) &= ~val;
845*4882a593Smuzhiyun 			kvm_pmu_disable_counter_mask(vcpu, val);
846*4882a593Smuzhiyun 		}
847*4882a593Smuzhiyun 	} else {
848*4882a593Smuzhiyun 		p->regval = __vcpu_sys_reg(vcpu, PMCNTENSET_EL0) & mask;
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	return true;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun 
access_pminten(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)854*4882a593Smuzhiyun static bool access_pminten(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
855*4882a593Smuzhiyun 			   const struct sys_reg_desc *r)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	u64 mask = kvm_pmu_valid_counter_mask(vcpu);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	if (check_pmu_access_disabled(vcpu, 0))
860*4882a593Smuzhiyun 		return false;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	if (p->is_write) {
863*4882a593Smuzhiyun 		u64 val = p->regval & mask;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 		if (r->Op2 & 0x1)
866*4882a593Smuzhiyun 			/* accessing PMINTENSET_EL1 */
867*4882a593Smuzhiyun 			__vcpu_sys_reg(vcpu, PMINTENSET_EL1) |= val;
868*4882a593Smuzhiyun 		else
869*4882a593Smuzhiyun 			/* accessing PMINTENCLR_EL1 */
870*4882a593Smuzhiyun 			__vcpu_sys_reg(vcpu, PMINTENSET_EL1) &= ~val;
871*4882a593Smuzhiyun 	} else {
872*4882a593Smuzhiyun 		p->regval = __vcpu_sys_reg(vcpu, PMINTENSET_EL1) & mask;
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	return true;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun 
access_pmovs(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)878*4882a593Smuzhiyun static bool access_pmovs(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
879*4882a593Smuzhiyun 			 const struct sys_reg_desc *r)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	u64 mask = kvm_pmu_valid_counter_mask(vcpu);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	if (pmu_access_el0_disabled(vcpu))
884*4882a593Smuzhiyun 		return false;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	if (p->is_write) {
887*4882a593Smuzhiyun 		if (r->CRm & 0x2)
888*4882a593Smuzhiyun 			/* accessing PMOVSSET_EL0 */
889*4882a593Smuzhiyun 			__vcpu_sys_reg(vcpu, PMOVSSET_EL0) |= (p->regval & mask);
890*4882a593Smuzhiyun 		else
891*4882a593Smuzhiyun 			/* accessing PMOVSCLR_EL0 */
892*4882a593Smuzhiyun 			__vcpu_sys_reg(vcpu, PMOVSSET_EL0) &= ~(p->regval & mask);
893*4882a593Smuzhiyun 	} else {
894*4882a593Smuzhiyun 		p->regval = __vcpu_sys_reg(vcpu, PMOVSSET_EL0) & mask;
895*4882a593Smuzhiyun 	}
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	return true;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun 
access_pmswinc(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)900*4882a593Smuzhiyun static bool access_pmswinc(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
901*4882a593Smuzhiyun 			   const struct sys_reg_desc *r)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	u64 mask;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	if (!p->is_write)
906*4882a593Smuzhiyun 		return read_from_write_only(vcpu, p, r);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	if (pmu_write_swinc_el0_disabled(vcpu))
909*4882a593Smuzhiyun 		return false;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	mask = kvm_pmu_valid_counter_mask(vcpu);
912*4882a593Smuzhiyun 	kvm_pmu_software_increment(vcpu, p->regval & mask);
913*4882a593Smuzhiyun 	return true;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun 
access_pmuserenr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)916*4882a593Smuzhiyun static bool access_pmuserenr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
917*4882a593Smuzhiyun 			     const struct sys_reg_desc *r)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	if (p->is_write) {
920*4882a593Smuzhiyun 		if (!vcpu_mode_priv(vcpu)) {
921*4882a593Smuzhiyun 			kvm_inject_undefined(vcpu);
922*4882a593Smuzhiyun 			return false;
923*4882a593Smuzhiyun 		}
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 		__vcpu_sys_reg(vcpu, PMUSERENR_EL0) =
926*4882a593Smuzhiyun 			       p->regval & ARMV8_PMU_USERENR_MASK;
927*4882a593Smuzhiyun 	} else {
928*4882a593Smuzhiyun 		p->regval = __vcpu_sys_reg(vcpu, PMUSERENR_EL0)
929*4882a593Smuzhiyun 			    & ARMV8_PMU_USERENR_MASK;
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	return true;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun /* Silly macro to expand the DBG{BCR,BVR,WVR,WCR}n_EL1 registers in one go */
936*4882a593Smuzhiyun #define DBG_BCR_BVR_WCR_WVR_EL1(n)					\
937*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DBGBVRn_EL1(n)),					\
938*4882a593Smuzhiyun 	  trap_bvr, reset_bvr, 0, 0, get_bvr, set_bvr },		\
939*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DBGBCRn_EL1(n)),					\
940*4882a593Smuzhiyun 	  trap_bcr, reset_bcr, 0, 0, get_bcr, set_bcr },		\
941*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DBGWVRn_EL1(n)),					\
942*4882a593Smuzhiyun 	  trap_wvr, reset_wvr, 0, 0,  get_wvr, set_wvr },		\
943*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DBGWCRn_EL1(n)),					\
944*4882a593Smuzhiyun 	  trap_wcr, reset_wcr, 0, 0,  get_wcr, set_wcr }
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun #define PMU_SYS_REG(r)						\
947*4882a593Smuzhiyun 	SYS_DESC(r), .reset = reset_unknown, .visibility = pmu_visibility
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun /* Macro to expand the PMEVCNTRn_EL0 register */
950*4882a593Smuzhiyun #define PMU_PMEVCNTR_EL0(n)						\
951*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMEVCNTRn_EL0(n)),				\
952*4882a593Smuzhiyun 	  .access = access_pmu_evcntr, .reg = (PMEVCNTR0_EL0 + n), }
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun /* Macro to expand the PMEVTYPERn_EL0 register */
955*4882a593Smuzhiyun #define PMU_PMEVTYPER_EL0(n)						\
956*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMEVTYPERn_EL0(n)),				\
957*4882a593Smuzhiyun 	  .access = access_pmu_evtyper, .reg = (PMEVTYPER0_EL0 + n), }
958*4882a593Smuzhiyun 
undef_access(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)959*4882a593Smuzhiyun static bool undef_access(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
960*4882a593Smuzhiyun 			 const struct sys_reg_desc *r)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	kvm_inject_undefined(vcpu);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	return false;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun /* Macro to expand the AMU counter and type registers*/
968*4882a593Smuzhiyun #define AMU_AMEVCNTR0_EL0(n) { SYS_DESC(SYS_AMEVCNTR0_EL0(n)), undef_access }
969*4882a593Smuzhiyun #define AMU_AMEVTYPER0_EL0(n) { SYS_DESC(SYS_AMEVTYPER0_EL0(n)), undef_access }
970*4882a593Smuzhiyun #define AMU_AMEVCNTR1_EL0(n) { SYS_DESC(SYS_AMEVCNTR1_EL0(n)), undef_access }
971*4882a593Smuzhiyun #define AMU_AMEVTYPER1_EL0(n) { SYS_DESC(SYS_AMEVTYPER1_EL0(n)), undef_access }
972*4882a593Smuzhiyun 
ptrauth_visibility(const struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd)973*4882a593Smuzhiyun static unsigned int ptrauth_visibility(const struct kvm_vcpu *vcpu,
974*4882a593Smuzhiyun 			const struct sys_reg_desc *rd)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun 	return vcpu_has_ptrauth(vcpu) ? 0 : REG_HIDDEN;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun /*
980*4882a593Smuzhiyun  * If we land here on a PtrAuth access, that is because we didn't
981*4882a593Smuzhiyun  * fixup the access on exit by allowing the PtrAuth sysregs. The only
982*4882a593Smuzhiyun  * way this happens is when the guest does not have PtrAuth support
983*4882a593Smuzhiyun  * enabled.
984*4882a593Smuzhiyun  */
985*4882a593Smuzhiyun #define __PTRAUTH_KEY(k)						\
986*4882a593Smuzhiyun 	{ SYS_DESC(SYS_## k), undef_access, reset_unknown, k,		\
987*4882a593Smuzhiyun 	.visibility = ptrauth_visibility}
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun #define PTRAUTH_KEY(k)							\
990*4882a593Smuzhiyun 	__PTRAUTH_KEY(k ## KEYLO_EL1),					\
991*4882a593Smuzhiyun 	__PTRAUTH_KEY(k ## KEYHI_EL1)
992*4882a593Smuzhiyun 
access_arch_timer(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)993*4882a593Smuzhiyun static bool access_arch_timer(struct kvm_vcpu *vcpu,
994*4882a593Smuzhiyun 			      struct sys_reg_params *p,
995*4882a593Smuzhiyun 			      const struct sys_reg_desc *r)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun 	enum kvm_arch_timers tmr;
998*4882a593Smuzhiyun 	enum kvm_arch_timer_regs treg;
999*4882a593Smuzhiyun 	u64 reg = reg_to_encoding(r);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	switch (reg) {
1002*4882a593Smuzhiyun 	case SYS_CNTP_TVAL_EL0:
1003*4882a593Smuzhiyun 	case SYS_AARCH32_CNTP_TVAL:
1004*4882a593Smuzhiyun 		tmr = TIMER_PTIMER;
1005*4882a593Smuzhiyun 		treg = TIMER_REG_TVAL;
1006*4882a593Smuzhiyun 		break;
1007*4882a593Smuzhiyun 	case SYS_CNTP_CTL_EL0:
1008*4882a593Smuzhiyun 	case SYS_AARCH32_CNTP_CTL:
1009*4882a593Smuzhiyun 		tmr = TIMER_PTIMER;
1010*4882a593Smuzhiyun 		treg = TIMER_REG_CTL;
1011*4882a593Smuzhiyun 		break;
1012*4882a593Smuzhiyun 	case SYS_CNTP_CVAL_EL0:
1013*4882a593Smuzhiyun 	case SYS_AARCH32_CNTP_CVAL:
1014*4882a593Smuzhiyun 		tmr = TIMER_PTIMER;
1015*4882a593Smuzhiyun 		treg = TIMER_REG_CVAL;
1016*4882a593Smuzhiyun 		break;
1017*4882a593Smuzhiyun 	default:
1018*4882a593Smuzhiyun 		BUG();
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	if (p->is_write)
1022*4882a593Smuzhiyun 		kvm_arm_timer_write_sysreg(vcpu, tmr, treg, p->regval);
1023*4882a593Smuzhiyun 	else
1024*4882a593Smuzhiyun 		p->regval = kvm_arm_timer_read_sysreg(vcpu, tmr, treg);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	return true;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun #define FEATURE(x)	(GENMASK_ULL(x##_SHIFT + 3, x##_SHIFT))
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun /* Read a sanitised cpufeature ID register by sys_reg_desc */
read_id_reg(const struct kvm_vcpu * vcpu,struct sys_reg_desc const * r,bool raz)1032*4882a593Smuzhiyun static u64 read_id_reg(const struct kvm_vcpu *vcpu,
1033*4882a593Smuzhiyun 		struct sys_reg_desc const *r, bool raz)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 	u32 id = reg_to_encoding(r);
1036*4882a593Smuzhiyun 	u64 val = raz ? 0 : read_sanitised_ftr_reg(id);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	switch (id) {
1039*4882a593Smuzhiyun 	case SYS_ID_AA64PFR0_EL1:
1040*4882a593Smuzhiyun 		if (!vcpu_has_sve(vcpu))
1041*4882a593Smuzhiyun 			val &= ~FEATURE(ID_AA64PFR0_SVE);
1042*4882a593Smuzhiyun 		val &= ~FEATURE(ID_AA64PFR0_AMU);
1043*4882a593Smuzhiyun 		val &= ~FEATURE(ID_AA64PFR0_CSV2);
1044*4882a593Smuzhiyun 		val |= FIELD_PREP(FEATURE(ID_AA64PFR0_CSV2), (u64)vcpu->kvm->arch.pfr0_csv2);
1045*4882a593Smuzhiyun 		val &= ~FEATURE(ID_AA64PFR0_CSV3);
1046*4882a593Smuzhiyun 		val |= FIELD_PREP(FEATURE(ID_AA64PFR0_CSV3), (u64)vcpu->kvm->arch.pfr0_csv3);
1047*4882a593Smuzhiyun 		break;
1048*4882a593Smuzhiyun 	case SYS_ID_AA64PFR1_EL1:
1049*4882a593Smuzhiyun 		val &= ~FEATURE(ID_AA64PFR1_MTE);
1050*4882a593Smuzhiyun 		break;
1051*4882a593Smuzhiyun 	case SYS_ID_AA64ISAR1_EL1:
1052*4882a593Smuzhiyun 		if (!vcpu_has_ptrauth(vcpu))
1053*4882a593Smuzhiyun 			val &= ~(FEATURE(ID_AA64ISAR1_APA) |
1054*4882a593Smuzhiyun 				 FEATURE(ID_AA64ISAR1_API) |
1055*4882a593Smuzhiyun 				 FEATURE(ID_AA64ISAR1_GPA) |
1056*4882a593Smuzhiyun 				 FEATURE(ID_AA64ISAR1_GPI));
1057*4882a593Smuzhiyun 		break;
1058*4882a593Smuzhiyun 	case SYS_ID_AA64DFR0_EL1:
1059*4882a593Smuzhiyun 		/* Limit debug to ARMv8.0 */
1060*4882a593Smuzhiyun 		val &= ~FEATURE(ID_AA64DFR0_DEBUGVER);
1061*4882a593Smuzhiyun 		val |= FIELD_PREP(FEATURE(ID_AA64DFR0_DEBUGVER), 6);
1062*4882a593Smuzhiyun 		/* Limit guests to PMUv3 for ARMv8.4 */
1063*4882a593Smuzhiyun 		val = cpuid_feature_cap_perfmon_field(val,
1064*4882a593Smuzhiyun 						      ID_AA64DFR0_PMUVER_SHIFT,
1065*4882a593Smuzhiyun 						      kvm_vcpu_has_pmu(vcpu) ? ID_AA64DFR0_PMUVER_8_4 : 0);
1066*4882a593Smuzhiyun 		break;
1067*4882a593Smuzhiyun 	case SYS_ID_DFR0_EL1:
1068*4882a593Smuzhiyun 		/* Limit guests to PMUv3 for ARMv8.4 */
1069*4882a593Smuzhiyun 		val = cpuid_feature_cap_perfmon_field(val,
1070*4882a593Smuzhiyun 						      ID_DFR0_PERFMON_SHIFT,
1071*4882a593Smuzhiyun 						      kvm_vcpu_has_pmu(vcpu) ? ID_DFR0_PERFMON_8_4 : 0);
1072*4882a593Smuzhiyun 		break;
1073*4882a593Smuzhiyun 	}
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	return val;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun 
id_visibility(const struct kvm_vcpu * vcpu,const struct sys_reg_desc * r)1078*4882a593Smuzhiyun static unsigned int id_visibility(const struct kvm_vcpu *vcpu,
1079*4882a593Smuzhiyun 				  const struct sys_reg_desc *r)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun 	u32 id = reg_to_encoding(r);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	switch (id) {
1084*4882a593Smuzhiyun 	case SYS_ID_AA64ZFR0_EL1:
1085*4882a593Smuzhiyun 		if (!vcpu_has_sve(vcpu))
1086*4882a593Smuzhiyun 			return REG_RAZ;
1087*4882a593Smuzhiyun 		break;
1088*4882a593Smuzhiyun 	}
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	return 0;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun /* cpufeature ID register access trap handlers */
1094*4882a593Smuzhiyun 
__access_id_reg(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r,bool raz)1095*4882a593Smuzhiyun static bool __access_id_reg(struct kvm_vcpu *vcpu,
1096*4882a593Smuzhiyun 			    struct sys_reg_params *p,
1097*4882a593Smuzhiyun 			    const struct sys_reg_desc *r,
1098*4882a593Smuzhiyun 			    bool raz)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun 	if (p->is_write)
1101*4882a593Smuzhiyun 		return write_to_read_only(vcpu, p, r);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	p->regval = read_id_reg(vcpu, r, raz);
1104*4882a593Smuzhiyun 	return true;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun 
access_id_reg(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)1107*4882a593Smuzhiyun static bool access_id_reg(struct kvm_vcpu *vcpu,
1108*4882a593Smuzhiyun 			  struct sys_reg_params *p,
1109*4882a593Smuzhiyun 			  const struct sys_reg_desc *r)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun 	bool raz = sysreg_visible_as_raz(vcpu, r);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	return __access_id_reg(vcpu, p, r, raz);
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
access_raz_id_reg(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)1116*4882a593Smuzhiyun static bool access_raz_id_reg(struct kvm_vcpu *vcpu,
1117*4882a593Smuzhiyun 			      struct sys_reg_params *p,
1118*4882a593Smuzhiyun 			      const struct sys_reg_desc *r)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	return __access_id_reg(vcpu, p, r, true);
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun static int reg_from_user(u64 *val, const void __user *uaddr, u64 id);
1124*4882a593Smuzhiyun static int reg_to_user(void __user *uaddr, const u64 *val, u64 id);
1125*4882a593Smuzhiyun static u64 sys_reg_to_index(const struct sys_reg_desc *reg);
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun /* Visibility overrides for SVE-specific control registers */
sve_visibility(const struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd)1128*4882a593Smuzhiyun static unsigned int sve_visibility(const struct kvm_vcpu *vcpu,
1129*4882a593Smuzhiyun 				   const struct sys_reg_desc *rd)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun 	if (vcpu_has_sve(vcpu))
1132*4882a593Smuzhiyun 		return 0;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	return REG_HIDDEN;
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun 
set_id_aa64pfr0_el1(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)1137*4882a593Smuzhiyun static int set_id_aa64pfr0_el1(struct kvm_vcpu *vcpu,
1138*4882a593Smuzhiyun 			       const struct sys_reg_desc *rd,
1139*4882a593Smuzhiyun 			       const struct kvm_one_reg *reg, void __user *uaddr)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	const u64 id = sys_reg_to_index(rd);
1142*4882a593Smuzhiyun 	u8 csv2, csv3;
1143*4882a593Smuzhiyun 	int err;
1144*4882a593Smuzhiyun 	u64 val;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	err = reg_from_user(&val, uaddr, id);
1147*4882a593Smuzhiyun 	if (err)
1148*4882a593Smuzhiyun 		return err;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	/*
1151*4882a593Smuzhiyun 	 * Allow AA64PFR0_EL1.CSV2 to be set from userspace as long as
1152*4882a593Smuzhiyun 	 * it doesn't promise more than what is actually provided (the
1153*4882a593Smuzhiyun 	 * guest could otherwise be covered in ectoplasmic residue).
1154*4882a593Smuzhiyun 	 */
1155*4882a593Smuzhiyun 	csv2 = cpuid_feature_extract_unsigned_field(val, ID_AA64PFR0_CSV2_SHIFT);
1156*4882a593Smuzhiyun 	if (csv2 > 1 ||
1157*4882a593Smuzhiyun 	    (csv2 && arm64_get_spectre_v2_state() != SPECTRE_UNAFFECTED))
1158*4882a593Smuzhiyun 		return -EINVAL;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	/* Same thing for CSV3 */
1161*4882a593Smuzhiyun 	csv3 = cpuid_feature_extract_unsigned_field(val, ID_AA64PFR0_CSV3_SHIFT);
1162*4882a593Smuzhiyun 	if (csv3 > 1 ||
1163*4882a593Smuzhiyun 	    (csv3 && arm64_get_meltdown_state() != SPECTRE_UNAFFECTED))
1164*4882a593Smuzhiyun 		return -EINVAL;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	/* We can only differ with CSV[23], and anything else is an error */
1167*4882a593Smuzhiyun 	val ^= read_id_reg(vcpu, rd, false);
1168*4882a593Smuzhiyun 	val &= ~((0xFUL << ID_AA64PFR0_CSV2_SHIFT) |
1169*4882a593Smuzhiyun 		 (0xFUL << ID_AA64PFR0_CSV3_SHIFT));
1170*4882a593Smuzhiyun 	if (val)
1171*4882a593Smuzhiyun 		return -EINVAL;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	vcpu->kvm->arch.pfr0_csv2 = csv2;
1174*4882a593Smuzhiyun 	vcpu->kvm->arch.pfr0_csv3 = csv3 ;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	return 0;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun /*
1180*4882a593Smuzhiyun  * cpufeature ID register user accessors
1181*4882a593Smuzhiyun  *
1182*4882a593Smuzhiyun  * For now, these registers are immutable for userspace, so no values
1183*4882a593Smuzhiyun  * are stored, and for set_id_reg() we don't allow the effective value
1184*4882a593Smuzhiyun  * to be changed.
1185*4882a593Smuzhiyun  */
__get_id_reg(const struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,void __user * uaddr,bool raz)1186*4882a593Smuzhiyun static int __get_id_reg(const struct kvm_vcpu *vcpu,
1187*4882a593Smuzhiyun 			const struct sys_reg_desc *rd, void __user *uaddr,
1188*4882a593Smuzhiyun 			bool raz)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun 	const u64 id = sys_reg_to_index(rd);
1191*4882a593Smuzhiyun 	const u64 val = read_id_reg(vcpu, rd, raz);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	return reg_to_user(uaddr, &val, id);
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun 
__set_id_reg(const struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,void __user * uaddr,bool raz)1196*4882a593Smuzhiyun static int __set_id_reg(const struct kvm_vcpu *vcpu,
1197*4882a593Smuzhiyun 			const struct sys_reg_desc *rd, void __user *uaddr,
1198*4882a593Smuzhiyun 			bool raz)
1199*4882a593Smuzhiyun {
1200*4882a593Smuzhiyun 	const u64 id = sys_reg_to_index(rd);
1201*4882a593Smuzhiyun 	int err;
1202*4882a593Smuzhiyun 	u64 val;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	err = reg_from_user(&val, uaddr, id);
1205*4882a593Smuzhiyun 	if (err)
1206*4882a593Smuzhiyun 		return err;
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	/* This is what we mean by invariant: you can't change it. */
1209*4882a593Smuzhiyun 	if (val != read_id_reg(vcpu, rd, raz))
1210*4882a593Smuzhiyun 		return -EINVAL;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	return 0;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun 
get_id_reg(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)1215*4882a593Smuzhiyun static int get_id_reg(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
1216*4882a593Smuzhiyun 		      const struct kvm_one_reg *reg, void __user *uaddr)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun 	bool raz = sysreg_visible_as_raz(vcpu, rd);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	return __get_id_reg(vcpu, rd, uaddr, raz);
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun 
set_id_reg(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)1223*4882a593Smuzhiyun static int set_id_reg(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
1224*4882a593Smuzhiyun 		      const struct kvm_one_reg *reg, void __user *uaddr)
1225*4882a593Smuzhiyun {
1226*4882a593Smuzhiyun 	bool raz = sysreg_visible_as_raz(vcpu, rd);
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	return __set_id_reg(vcpu, rd, uaddr, raz);
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun 
get_raz_id_reg(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)1231*4882a593Smuzhiyun static int get_raz_id_reg(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
1232*4882a593Smuzhiyun 			  const struct kvm_one_reg *reg, void __user *uaddr)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	return __get_id_reg(vcpu, rd, uaddr, true);
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun 
set_raz_id_reg(struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,const struct kvm_one_reg * reg,void __user * uaddr)1237*4882a593Smuzhiyun static int set_raz_id_reg(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
1238*4882a593Smuzhiyun 			  const struct kvm_one_reg *reg, void __user *uaddr)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun 	return __set_id_reg(vcpu, rd, uaddr, true);
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun 
access_ctr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)1243*4882a593Smuzhiyun static bool access_ctr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
1244*4882a593Smuzhiyun 		       const struct sys_reg_desc *r)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	if (p->is_write)
1247*4882a593Smuzhiyun 		return write_to_read_only(vcpu, p, r);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	p->regval = read_sanitised_ftr_reg(SYS_CTR_EL0);
1250*4882a593Smuzhiyun 	return true;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun 
access_clidr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)1253*4882a593Smuzhiyun static bool access_clidr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
1254*4882a593Smuzhiyun 			 const struct sys_reg_desc *r)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun 	if (p->is_write)
1257*4882a593Smuzhiyun 		return write_to_read_only(vcpu, p, r);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	p->regval = read_sysreg(clidr_el1);
1260*4882a593Smuzhiyun 	return true;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun 
access_csselr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)1263*4882a593Smuzhiyun static bool access_csselr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
1264*4882a593Smuzhiyun 			  const struct sys_reg_desc *r)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun 	int reg = r->reg;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	if (p->is_write)
1269*4882a593Smuzhiyun 		vcpu_write_sys_reg(vcpu, p->regval, reg);
1270*4882a593Smuzhiyun 	else
1271*4882a593Smuzhiyun 		p->regval = vcpu_read_sys_reg(vcpu, reg);
1272*4882a593Smuzhiyun 	return true;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun 
access_ccsidr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)1275*4882a593Smuzhiyun static bool access_ccsidr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
1276*4882a593Smuzhiyun 			  const struct sys_reg_desc *r)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun 	u32 csselr;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	if (p->is_write)
1281*4882a593Smuzhiyun 		return write_to_read_only(vcpu, p, r);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	csselr = vcpu_read_sys_reg(vcpu, CSSELR_EL1);
1284*4882a593Smuzhiyun 	p->regval = get_ccsidr(csselr);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	/*
1287*4882a593Smuzhiyun 	 * Guests should not be doing cache operations by set/way at all, and
1288*4882a593Smuzhiyun 	 * for this reason, we trap them and attempt to infer the intent, so
1289*4882a593Smuzhiyun 	 * that we can flush the entire guest's address space at the appropriate
1290*4882a593Smuzhiyun 	 * time.
1291*4882a593Smuzhiyun 	 * To prevent this trapping from causing performance problems, let's
1292*4882a593Smuzhiyun 	 * expose the geometry of all data and unified caches (which are
1293*4882a593Smuzhiyun 	 * guaranteed to be PIPT and thus non-aliasing) as 1 set and 1 way.
1294*4882a593Smuzhiyun 	 * [If guests should attempt to infer aliasing properties from the
1295*4882a593Smuzhiyun 	 * geometry (which is not permitted by the architecture), they would
1296*4882a593Smuzhiyun 	 * only do so for virtually indexed caches.]
1297*4882a593Smuzhiyun 	 */
1298*4882a593Smuzhiyun 	if (!(csselr & 1)) // data or unified cache
1299*4882a593Smuzhiyun 		p->regval &= ~GENMASK(27, 3);
1300*4882a593Smuzhiyun 	return true;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun /* sys_reg_desc initialiser for known cpufeature ID registers */
1304*4882a593Smuzhiyun #define ID_SANITISED(name) {			\
1305*4882a593Smuzhiyun 	SYS_DESC(SYS_##name),			\
1306*4882a593Smuzhiyun 	.access	= access_id_reg,		\
1307*4882a593Smuzhiyun 	.get_user = get_id_reg,			\
1308*4882a593Smuzhiyun 	.set_user = set_id_reg,			\
1309*4882a593Smuzhiyun 	.visibility = id_visibility,		\
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun /*
1313*4882a593Smuzhiyun  * sys_reg_desc initialiser for architecturally unallocated cpufeature ID
1314*4882a593Smuzhiyun  * register with encoding Op0=3, Op1=0, CRn=0, CRm=crm, Op2=op2
1315*4882a593Smuzhiyun  * (1 <= crm < 8, 0 <= Op2 < 8).
1316*4882a593Smuzhiyun  */
1317*4882a593Smuzhiyun #define ID_UNALLOCATED(crm, op2) {			\
1318*4882a593Smuzhiyun 	Op0(3), Op1(0), CRn(0), CRm(crm), Op2(op2),	\
1319*4882a593Smuzhiyun 	.access = access_raz_id_reg,			\
1320*4882a593Smuzhiyun 	.get_user = get_raz_id_reg,			\
1321*4882a593Smuzhiyun 	.set_user = set_raz_id_reg,			\
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun /*
1325*4882a593Smuzhiyun  * sys_reg_desc initialiser for known ID registers that we hide from guests.
1326*4882a593Smuzhiyun  * For now, these are exposed just like unallocated ID regs: they appear
1327*4882a593Smuzhiyun  * RAZ for the guest.
1328*4882a593Smuzhiyun  */
1329*4882a593Smuzhiyun #define ID_HIDDEN(name) {			\
1330*4882a593Smuzhiyun 	SYS_DESC(SYS_##name),			\
1331*4882a593Smuzhiyun 	.access = access_raz_id_reg,		\
1332*4882a593Smuzhiyun 	.get_user = get_raz_id_reg,		\
1333*4882a593Smuzhiyun 	.set_user = set_raz_id_reg,		\
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun /*
1337*4882a593Smuzhiyun  * Architected system registers.
1338*4882a593Smuzhiyun  * Important: Must be sorted ascending by Op0, Op1, CRn, CRm, Op2
1339*4882a593Smuzhiyun  *
1340*4882a593Smuzhiyun  * Debug handling: We do trap most, if not all debug related system
1341*4882a593Smuzhiyun  * registers. The implementation is good enough to ensure that a guest
1342*4882a593Smuzhiyun  * can use these with minimal performance degradation. The drawback is
1343*4882a593Smuzhiyun  * that we don't implement any of the external debug, none of the
1344*4882a593Smuzhiyun  * OSlock protocol. This should be revisited if we ever encounter a
1345*4882a593Smuzhiyun  * more demanding guest...
1346*4882a593Smuzhiyun  */
1347*4882a593Smuzhiyun static const struct sys_reg_desc sys_reg_descs[] = {
1348*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DC_ISW), access_dcsw },
1349*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DC_CSW), access_dcsw },
1350*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DC_CISW), access_dcsw },
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(0),
1353*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(1),
1354*4882a593Smuzhiyun 	{ SYS_DESC(SYS_MDCCINT_EL1), trap_debug_regs, reset_val, MDCCINT_EL1, 0 },
1355*4882a593Smuzhiyun 	{ SYS_DESC(SYS_MDSCR_EL1), trap_debug_regs, reset_val, MDSCR_EL1, 0 },
1356*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(2),
1357*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(3),
1358*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(4),
1359*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(5),
1360*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(6),
1361*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(7),
1362*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(8),
1363*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(9),
1364*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(10),
1365*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(11),
1366*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(12),
1367*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(13),
1368*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(14),
1369*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR_EL1(15),
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	{ SYS_DESC(SYS_MDRAR_EL1), trap_raz_wi },
1372*4882a593Smuzhiyun 	{ SYS_DESC(SYS_OSLAR_EL1), trap_raz_wi },
1373*4882a593Smuzhiyun 	{ SYS_DESC(SYS_OSLSR_EL1), trap_oslsr_el1 },
1374*4882a593Smuzhiyun 	{ SYS_DESC(SYS_OSDLR_EL1), trap_raz_wi },
1375*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DBGPRCR_EL1), trap_raz_wi },
1376*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DBGCLAIMSET_EL1), trap_raz_wi },
1377*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DBGCLAIMCLR_EL1), trap_raz_wi },
1378*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DBGAUTHSTATUS_EL1), trap_dbgauthstatus_el1 },
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	{ SYS_DESC(SYS_MDCCSR_EL0), trap_raz_wi },
1381*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DBGDTR_EL0), trap_raz_wi },
1382*4882a593Smuzhiyun 	// DBGDTR[TR]X_EL0 share the same encoding
1383*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DBGDTRTX_EL0), trap_raz_wi },
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DBGVCR32_EL2), NULL, reset_val, DBGVCR32_EL2, 0 },
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	{ SYS_DESC(SYS_MPIDR_EL1), NULL, reset_mpidr, MPIDR_EL1 },
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	/*
1390*4882a593Smuzhiyun 	 * ID regs: all ID_SANITISED() entries here must have corresponding
1391*4882a593Smuzhiyun 	 * entries in arm64_ftr_regs[].
1392*4882a593Smuzhiyun 	 */
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	/* AArch64 mappings of the AArch32 ID registers */
1395*4882a593Smuzhiyun 	/* CRm=1 */
1396*4882a593Smuzhiyun 	ID_SANITISED(ID_PFR0_EL1),
1397*4882a593Smuzhiyun 	ID_SANITISED(ID_PFR1_EL1),
1398*4882a593Smuzhiyun 	ID_SANITISED(ID_DFR0_EL1),
1399*4882a593Smuzhiyun 	ID_HIDDEN(ID_AFR0_EL1),
1400*4882a593Smuzhiyun 	ID_SANITISED(ID_MMFR0_EL1),
1401*4882a593Smuzhiyun 	ID_SANITISED(ID_MMFR1_EL1),
1402*4882a593Smuzhiyun 	ID_SANITISED(ID_MMFR2_EL1),
1403*4882a593Smuzhiyun 	ID_SANITISED(ID_MMFR3_EL1),
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	/* CRm=2 */
1406*4882a593Smuzhiyun 	ID_SANITISED(ID_ISAR0_EL1),
1407*4882a593Smuzhiyun 	ID_SANITISED(ID_ISAR1_EL1),
1408*4882a593Smuzhiyun 	ID_SANITISED(ID_ISAR2_EL1),
1409*4882a593Smuzhiyun 	ID_SANITISED(ID_ISAR3_EL1),
1410*4882a593Smuzhiyun 	ID_SANITISED(ID_ISAR4_EL1),
1411*4882a593Smuzhiyun 	ID_SANITISED(ID_ISAR5_EL1),
1412*4882a593Smuzhiyun 	ID_SANITISED(ID_MMFR4_EL1),
1413*4882a593Smuzhiyun 	ID_SANITISED(ID_ISAR6_EL1),
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	/* CRm=3 */
1416*4882a593Smuzhiyun 	ID_SANITISED(MVFR0_EL1),
1417*4882a593Smuzhiyun 	ID_SANITISED(MVFR1_EL1),
1418*4882a593Smuzhiyun 	ID_SANITISED(MVFR2_EL1),
1419*4882a593Smuzhiyun 	ID_UNALLOCATED(3,3),
1420*4882a593Smuzhiyun 	ID_SANITISED(ID_PFR2_EL1),
1421*4882a593Smuzhiyun 	ID_HIDDEN(ID_DFR1_EL1),
1422*4882a593Smuzhiyun 	ID_SANITISED(ID_MMFR5_EL1),
1423*4882a593Smuzhiyun 	ID_UNALLOCATED(3,7),
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	/* AArch64 ID registers */
1426*4882a593Smuzhiyun 	/* CRm=4 */
1427*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ID_AA64PFR0_EL1), .access = access_id_reg,
1428*4882a593Smuzhiyun 	  .get_user = get_id_reg, .set_user = set_id_aa64pfr0_el1, },
1429*4882a593Smuzhiyun 	ID_SANITISED(ID_AA64PFR1_EL1),
1430*4882a593Smuzhiyun 	ID_UNALLOCATED(4,2),
1431*4882a593Smuzhiyun 	ID_UNALLOCATED(4,3),
1432*4882a593Smuzhiyun 	ID_SANITISED(ID_AA64ZFR0_EL1),
1433*4882a593Smuzhiyun 	ID_UNALLOCATED(4,5),
1434*4882a593Smuzhiyun 	ID_UNALLOCATED(4,6),
1435*4882a593Smuzhiyun 	ID_UNALLOCATED(4,7),
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	/* CRm=5 */
1438*4882a593Smuzhiyun 	ID_SANITISED(ID_AA64DFR0_EL1),
1439*4882a593Smuzhiyun 	ID_SANITISED(ID_AA64DFR1_EL1),
1440*4882a593Smuzhiyun 	ID_UNALLOCATED(5,2),
1441*4882a593Smuzhiyun 	ID_UNALLOCATED(5,3),
1442*4882a593Smuzhiyun 	ID_HIDDEN(ID_AA64AFR0_EL1),
1443*4882a593Smuzhiyun 	ID_HIDDEN(ID_AA64AFR1_EL1),
1444*4882a593Smuzhiyun 	ID_UNALLOCATED(5,6),
1445*4882a593Smuzhiyun 	ID_UNALLOCATED(5,7),
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	/* CRm=6 */
1448*4882a593Smuzhiyun 	ID_SANITISED(ID_AA64ISAR0_EL1),
1449*4882a593Smuzhiyun 	ID_SANITISED(ID_AA64ISAR1_EL1),
1450*4882a593Smuzhiyun 	ID_SANITISED(ID_AA64ISAR2_EL1),
1451*4882a593Smuzhiyun 	ID_UNALLOCATED(6,3),
1452*4882a593Smuzhiyun 	ID_UNALLOCATED(6,4),
1453*4882a593Smuzhiyun 	ID_UNALLOCATED(6,5),
1454*4882a593Smuzhiyun 	ID_UNALLOCATED(6,6),
1455*4882a593Smuzhiyun 	ID_UNALLOCATED(6,7),
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	/* CRm=7 */
1458*4882a593Smuzhiyun 	ID_SANITISED(ID_AA64MMFR0_EL1),
1459*4882a593Smuzhiyun 	ID_SANITISED(ID_AA64MMFR1_EL1),
1460*4882a593Smuzhiyun 	ID_SANITISED(ID_AA64MMFR2_EL1),
1461*4882a593Smuzhiyun 	ID_UNALLOCATED(7,3),
1462*4882a593Smuzhiyun 	ID_UNALLOCATED(7,4),
1463*4882a593Smuzhiyun 	ID_UNALLOCATED(7,5),
1464*4882a593Smuzhiyun 	ID_UNALLOCATED(7,6),
1465*4882a593Smuzhiyun 	ID_UNALLOCATED(7,7),
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	{ SYS_DESC(SYS_SCTLR_EL1), access_vm_reg, reset_val, SCTLR_EL1, 0x00C50078 },
1468*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ACTLR_EL1), access_actlr, reset_actlr, ACTLR_EL1 },
1469*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CPACR_EL1), NULL, reset_val, CPACR_EL1, 0 },
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	{ SYS_DESC(SYS_RGSR_EL1), undef_access },
1472*4882a593Smuzhiyun 	{ SYS_DESC(SYS_GCR_EL1), undef_access },
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ZCR_EL1), NULL, reset_val, ZCR_EL1, 0, .visibility = sve_visibility },
1475*4882a593Smuzhiyun 	{ SYS_DESC(SYS_TRFCR_EL1), undef_access },
1476*4882a593Smuzhiyun 	{ SYS_DESC(SYS_TTBR0_EL1), access_vm_reg, reset_unknown, TTBR0_EL1 },
1477*4882a593Smuzhiyun 	{ SYS_DESC(SYS_TTBR1_EL1), access_vm_reg, reset_unknown, TTBR1_EL1 },
1478*4882a593Smuzhiyun 	{ SYS_DESC(SYS_TCR_EL1), access_vm_reg, reset_val, TCR_EL1, 0 },
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	PTRAUTH_KEY(APIA),
1481*4882a593Smuzhiyun 	PTRAUTH_KEY(APIB),
1482*4882a593Smuzhiyun 	PTRAUTH_KEY(APDA),
1483*4882a593Smuzhiyun 	PTRAUTH_KEY(APDB),
1484*4882a593Smuzhiyun 	PTRAUTH_KEY(APGA),
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AFSR0_EL1), access_vm_reg, reset_unknown, AFSR0_EL1 },
1487*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AFSR1_EL1), access_vm_reg, reset_unknown, AFSR1_EL1 },
1488*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ESR_EL1), access_vm_reg, reset_unknown, ESR_EL1 },
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ERRIDR_EL1), trap_raz_wi },
1491*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ERRSELR_EL1), trap_raz_wi },
1492*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ERXFR_EL1), trap_raz_wi },
1493*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ERXCTLR_EL1), trap_raz_wi },
1494*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ERXSTATUS_EL1), trap_raz_wi },
1495*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ERXADDR_EL1), trap_raz_wi },
1496*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ERXMISC0_EL1), trap_raz_wi },
1497*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ERXMISC1_EL1), trap_raz_wi },
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	{ SYS_DESC(SYS_TFSR_EL1), undef_access },
1500*4882a593Smuzhiyun 	{ SYS_DESC(SYS_TFSRE0_EL1), undef_access },
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	{ SYS_DESC(SYS_FAR_EL1), access_vm_reg, reset_unknown, FAR_EL1 },
1503*4882a593Smuzhiyun 	{ SYS_DESC(SYS_PAR_EL1), NULL, reset_unknown, PAR_EL1 },
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMINTENSET_EL1),
1506*4882a593Smuzhiyun 	  .access = access_pminten, .reg = PMINTENSET_EL1 },
1507*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMINTENCLR_EL1),
1508*4882a593Smuzhiyun 	  .access = access_pminten, .reg = PMINTENSET_EL1 },
1509*4882a593Smuzhiyun 	{ SYS_DESC(SYS_PMMIR_EL1), trap_raz_wi },
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	{ SYS_DESC(SYS_MAIR_EL1), access_vm_reg, reset_unknown, MAIR_EL1 },
1512*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AMAIR_EL1), access_vm_reg, reset_amair_el1, AMAIR_EL1 },
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	{ SYS_DESC(SYS_LORSA_EL1), trap_loregion },
1515*4882a593Smuzhiyun 	{ SYS_DESC(SYS_LOREA_EL1), trap_loregion },
1516*4882a593Smuzhiyun 	{ SYS_DESC(SYS_LORN_EL1), trap_loregion },
1517*4882a593Smuzhiyun 	{ SYS_DESC(SYS_LORC_EL1), trap_loregion },
1518*4882a593Smuzhiyun 	{ SYS_DESC(SYS_LORID_EL1), trap_loregion },
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	{ SYS_DESC(SYS_VBAR_EL1), NULL, reset_val, VBAR_EL1, 0 },
1521*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DISR_EL1), NULL, reset_val, DISR_EL1, 0 },
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_IAR0_EL1), write_to_read_only },
1524*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_EOIR0_EL1), read_from_write_only },
1525*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_HPPIR0_EL1), write_to_read_only },
1526*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_DIR_EL1), read_from_write_only },
1527*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_RPR_EL1), write_to_read_only },
1528*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_SGI1R_EL1), access_gic_sgi },
1529*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_ASGI1R_EL1), access_gic_sgi },
1530*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_SGI0R_EL1), access_gic_sgi },
1531*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_IAR1_EL1), write_to_read_only },
1532*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_EOIR1_EL1), read_from_write_only },
1533*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_HPPIR1_EL1), write_to_read_only },
1534*4882a593Smuzhiyun 	{ SYS_DESC(SYS_ICC_SRE_EL1), access_gic_sre },
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CONTEXTIDR_EL1), access_vm_reg, reset_val, CONTEXTIDR_EL1, 0 },
1537*4882a593Smuzhiyun 	{ SYS_DESC(SYS_TPIDR_EL1), NULL, reset_unknown, TPIDR_EL1 },
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	{ SYS_DESC(SYS_SCXTNUM_EL1), undef_access },
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CNTKCTL_EL1), NULL, reset_val, CNTKCTL_EL1, 0},
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CCSIDR_EL1), access_ccsidr },
1544*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CLIDR_EL1), access_clidr },
1545*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CSSELR_EL1), access_csselr, reset_unknown, CSSELR_EL1 },
1546*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CTR_EL0), access_ctr },
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMCR_EL0), .access = access_pmcr,
1549*4882a593Smuzhiyun 	  .reset = reset_pmcr, .reg = PMCR_EL0 },
1550*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMCNTENSET_EL0),
1551*4882a593Smuzhiyun 	  .access = access_pmcnten, .reg = PMCNTENSET_EL0 },
1552*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMCNTENCLR_EL0),
1553*4882a593Smuzhiyun 	  .access = access_pmcnten, .reg = PMCNTENSET_EL0 },
1554*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMOVSCLR_EL0),
1555*4882a593Smuzhiyun 	  .access = access_pmovs, .reg = PMOVSSET_EL0 },
1556*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMSWINC_EL0),
1557*4882a593Smuzhiyun 	  .access = access_pmswinc, .reg = PMSWINC_EL0 },
1558*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMSELR_EL0),
1559*4882a593Smuzhiyun 	  .access = access_pmselr, .reg = PMSELR_EL0 },
1560*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMCEID0_EL0),
1561*4882a593Smuzhiyun 	  .access = access_pmceid, .reset = NULL },
1562*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMCEID1_EL0),
1563*4882a593Smuzhiyun 	  .access = access_pmceid, .reset = NULL },
1564*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMCCNTR_EL0),
1565*4882a593Smuzhiyun 	  .access = access_pmu_evcntr, .reg = PMCCNTR_EL0 },
1566*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMXEVTYPER_EL0),
1567*4882a593Smuzhiyun 	  .access = access_pmu_evtyper, .reset = NULL },
1568*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMXEVCNTR_EL0),
1569*4882a593Smuzhiyun 	  .access = access_pmu_evcntr, .reset = NULL },
1570*4882a593Smuzhiyun 	/*
1571*4882a593Smuzhiyun 	 * PMUSERENR_EL0 resets as unknown in 64bit mode while it resets as zero
1572*4882a593Smuzhiyun 	 * in 32bit mode. Here we choose to reset it as zero for consistency.
1573*4882a593Smuzhiyun 	 */
1574*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMUSERENR_EL0), .access = access_pmuserenr,
1575*4882a593Smuzhiyun 	  .reset = reset_val, .reg = PMUSERENR_EL0, .val = 0 },
1576*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMOVSSET_EL0),
1577*4882a593Smuzhiyun 	  .access = access_pmovs, .reg = PMOVSSET_EL0 },
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	{ SYS_DESC(SYS_TPIDR_EL0), NULL, reset_unknown, TPIDR_EL0 },
1580*4882a593Smuzhiyun 	{ SYS_DESC(SYS_TPIDRRO_EL0), NULL, reset_unknown, TPIDRRO_EL0 },
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	{ SYS_DESC(SYS_SCXTNUM_EL0), undef_access },
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AMCR_EL0), undef_access },
1585*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AMCFGR_EL0), undef_access },
1586*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AMCGCR_EL0), undef_access },
1587*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AMUSERENR_EL0), undef_access },
1588*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AMCNTENCLR0_EL0), undef_access },
1589*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AMCNTENSET0_EL0), undef_access },
1590*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AMCNTENCLR1_EL0), undef_access },
1591*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AMCNTENSET1_EL0), undef_access },
1592*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(0),
1593*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(1),
1594*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(2),
1595*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(3),
1596*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(4),
1597*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(5),
1598*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(6),
1599*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(7),
1600*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(8),
1601*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(9),
1602*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(10),
1603*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(11),
1604*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(12),
1605*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(13),
1606*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(14),
1607*4882a593Smuzhiyun 	AMU_AMEVCNTR0_EL0(15),
1608*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(0),
1609*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(1),
1610*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(2),
1611*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(3),
1612*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(4),
1613*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(5),
1614*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(6),
1615*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(7),
1616*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(8),
1617*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(9),
1618*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(10),
1619*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(11),
1620*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(12),
1621*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(13),
1622*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(14),
1623*4882a593Smuzhiyun 	AMU_AMEVTYPER0_EL0(15),
1624*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(0),
1625*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(1),
1626*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(2),
1627*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(3),
1628*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(4),
1629*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(5),
1630*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(6),
1631*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(7),
1632*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(8),
1633*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(9),
1634*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(10),
1635*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(11),
1636*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(12),
1637*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(13),
1638*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(14),
1639*4882a593Smuzhiyun 	AMU_AMEVCNTR1_EL0(15),
1640*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(0),
1641*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(1),
1642*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(2),
1643*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(3),
1644*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(4),
1645*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(5),
1646*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(6),
1647*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(7),
1648*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(8),
1649*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(9),
1650*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(10),
1651*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(11),
1652*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(12),
1653*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(13),
1654*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(14),
1655*4882a593Smuzhiyun 	AMU_AMEVTYPER1_EL0(15),
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CNTP_TVAL_EL0), access_arch_timer },
1658*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CNTP_CTL_EL0), access_arch_timer },
1659*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CNTP_CVAL_EL0), access_arch_timer },
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	/* PMEVCNTRn_EL0 */
1662*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(0),
1663*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(1),
1664*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(2),
1665*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(3),
1666*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(4),
1667*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(5),
1668*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(6),
1669*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(7),
1670*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(8),
1671*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(9),
1672*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(10),
1673*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(11),
1674*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(12),
1675*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(13),
1676*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(14),
1677*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(15),
1678*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(16),
1679*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(17),
1680*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(18),
1681*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(19),
1682*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(20),
1683*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(21),
1684*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(22),
1685*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(23),
1686*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(24),
1687*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(25),
1688*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(26),
1689*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(27),
1690*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(28),
1691*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(29),
1692*4882a593Smuzhiyun 	PMU_PMEVCNTR_EL0(30),
1693*4882a593Smuzhiyun 	/* PMEVTYPERn_EL0 */
1694*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(0),
1695*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(1),
1696*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(2),
1697*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(3),
1698*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(4),
1699*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(5),
1700*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(6),
1701*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(7),
1702*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(8),
1703*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(9),
1704*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(10),
1705*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(11),
1706*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(12),
1707*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(13),
1708*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(14),
1709*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(15),
1710*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(16),
1711*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(17),
1712*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(18),
1713*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(19),
1714*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(20),
1715*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(21),
1716*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(22),
1717*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(23),
1718*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(24),
1719*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(25),
1720*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(26),
1721*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(27),
1722*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(28),
1723*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(29),
1724*4882a593Smuzhiyun 	PMU_PMEVTYPER_EL0(30),
1725*4882a593Smuzhiyun 	/*
1726*4882a593Smuzhiyun 	 * PMCCFILTR_EL0 resets as unknown in 64bit mode while it resets as zero
1727*4882a593Smuzhiyun 	 * in 32bit mode. Here we choose to reset it as zero for consistency.
1728*4882a593Smuzhiyun 	 */
1729*4882a593Smuzhiyun 	{ PMU_SYS_REG(SYS_PMCCFILTR_EL0), .access = access_pmu_evtyper,
1730*4882a593Smuzhiyun 	  .reset = reset_val, .reg = PMCCFILTR_EL0, .val = 0 },
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	{ SYS_DESC(SYS_DACR32_EL2), NULL, reset_unknown, DACR32_EL2 },
1733*4882a593Smuzhiyun 	{ SYS_DESC(SYS_IFSR32_EL2), NULL, reset_unknown, IFSR32_EL2 },
1734*4882a593Smuzhiyun 	{ SYS_DESC(SYS_FPEXC32_EL2), NULL, reset_val, FPEXC32_EL2, 0x700 },
1735*4882a593Smuzhiyun };
1736*4882a593Smuzhiyun 
trap_dbgdidr(struct kvm_vcpu * vcpu,struct sys_reg_params * p,const struct sys_reg_desc * r)1737*4882a593Smuzhiyun static bool trap_dbgdidr(struct kvm_vcpu *vcpu,
1738*4882a593Smuzhiyun 			struct sys_reg_params *p,
1739*4882a593Smuzhiyun 			const struct sys_reg_desc *r)
1740*4882a593Smuzhiyun {
1741*4882a593Smuzhiyun 	if (p->is_write) {
1742*4882a593Smuzhiyun 		return ignore_write(vcpu, p);
1743*4882a593Smuzhiyun 	} else {
1744*4882a593Smuzhiyun 		u64 dfr = read_sanitised_ftr_reg(SYS_ID_AA64DFR0_EL1);
1745*4882a593Smuzhiyun 		u64 pfr = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
1746*4882a593Smuzhiyun 		u32 el3 = !!cpuid_feature_extract_unsigned_field(pfr, ID_AA64PFR0_EL3_SHIFT);
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 		p->regval = ((((dfr >> ID_AA64DFR0_WRPS_SHIFT) & 0xf) << 28) |
1749*4882a593Smuzhiyun 			     (((dfr >> ID_AA64DFR0_BRPS_SHIFT) & 0xf) << 24) |
1750*4882a593Smuzhiyun 			     (((dfr >> ID_AA64DFR0_CTX_CMPS_SHIFT) & 0xf) << 20)
1751*4882a593Smuzhiyun 			     | (6 << 16) | (1 << 15) | (el3 << 14) | (el3 << 12));
1752*4882a593Smuzhiyun 		return true;
1753*4882a593Smuzhiyun 	}
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun /*
1757*4882a593Smuzhiyun  * AArch32 debug register mappings
1758*4882a593Smuzhiyun  *
1759*4882a593Smuzhiyun  * AArch32 DBGBVRn is mapped to DBGBVRn_EL1[31:0]
1760*4882a593Smuzhiyun  * AArch32 DBGBXVRn is mapped to DBGBVRn_EL1[63:32]
1761*4882a593Smuzhiyun  *
1762*4882a593Smuzhiyun  * None of the other registers share their location, so treat them as
1763*4882a593Smuzhiyun  * if they were 64bit.
1764*4882a593Smuzhiyun  */
1765*4882a593Smuzhiyun #define DBG_BCR_BVR_WCR_WVR(n)						      \
1766*4882a593Smuzhiyun 	/* DBGBVRn */							      \
1767*4882a593Smuzhiyun 	{ AA32(LO), Op1( 0), CRn( 0), CRm((n)), Op2( 4), trap_bvr, NULL, n }, \
1768*4882a593Smuzhiyun 	/* DBGBCRn */							      \
1769*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm((n)), Op2( 5), trap_bcr, NULL, n },	      \
1770*4882a593Smuzhiyun 	/* DBGWVRn */							      \
1771*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm((n)), Op2( 6), trap_wvr, NULL, n },	      \
1772*4882a593Smuzhiyun 	/* DBGWCRn */							      \
1773*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm((n)), Op2( 7), trap_wcr, NULL, n }
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun #define DBGBXVR(n)							      \
1776*4882a593Smuzhiyun 	{ AA32(HI), Op1( 0), CRn( 1), CRm((n)), Op2( 1), trap_bvr, NULL, n }
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun /*
1779*4882a593Smuzhiyun  * Trapped cp14 registers. We generally ignore most of the external
1780*4882a593Smuzhiyun  * debug, on the principle that they don't really make sense to a
1781*4882a593Smuzhiyun  * guest. Revisit this one day, would this principle change.
1782*4882a593Smuzhiyun  */
1783*4882a593Smuzhiyun static const struct sys_reg_desc cp14_regs[] = {
1784*4882a593Smuzhiyun 	/* DBGDIDR */
1785*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 0), Op2( 0), trap_dbgdidr },
1786*4882a593Smuzhiyun 	/* DBGDTRRXext */
1787*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 0), Op2( 2), trap_raz_wi },
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(0),
1790*4882a593Smuzhiyun 	/* DBGDSCRint */
1791*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 1), Op2( 0), trap_raz_wi },
1792*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(1),
1793*4882a593Smuzhiyun 	/* DBGDCCINT */
1794*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 2), Op2( 0), trap_debug_regs, NULL, MDCCINT_EL1 },
1795*4882a593Smuzhiyun 	/* DBGDSCRext */
1796*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 2), Op2( 2), trap_debug_regs, NULL, MDSCR_EL1 },
1797*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(2),
1798*4882a593Smuzhiyun 	/* DBGDTR[RT]Xint */
1799*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 3), Op2( 0), trap_raz_wi },
1800*4882a593Smuzhiyun 	/* DBGDTR[RT]Xext */
1801*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 3), Op2( 2), trap_raz_wi },
1802*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(3),
1803*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(4),
1804*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(5),
1805*4882a593Smuzhiyun 	/* DBGWFAR */
1806*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 6), Op2( 0), trap_raz_wi },
1807*4882a593Smuzhiyun 	/* DBGOSECCR */
1808*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 6), Op2( 2), trap_raz_wi },
1809*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(6),
1810*4882a593Smuzhiyun 	/* DBGVCR */
1811*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 7), Op2( 0), trap_debug_regs, NULL, DBGVCR32_EL2 },
1812*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(7),
1813*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(8),
1814*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(9),
1815*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(10),
1816*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(11),
1817*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(12),
1818*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(13),
1819*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(14),
1820*4882a593Smuzhiyun 	DBG_BCR_BVR_WCR_WVR(15),
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	/* DBGDRAR (32bit) */
1823*4882a593Smuzhiyun 	{ Op1( 0), CRn( 1), CRm( 0), Op2( 0), trap_raz_wi },
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	DBGBXVR(0),
1826*4882a593Smuzhiyun 	/* DBGOSLAR */
1827*4882a593Smuzhiyun 	{ Op1( 0), CRn( 1), CRm( 0), Op2( 4), trap_raz_wi },
1828*4882a593Smuzhiyun 	DBGBXVR(1),
1829*4882a593Smuzhiyun 	/* DBGOSLSR */
1830*4882a593Smuzhiyun 	{ Op1( 0), CRn( 1), CRm( 1), Op2( 4), trap_oslsr_el1 },
1831*4882a593Smuzhiyun 	DBGBXVR(2),
1832*4882a593Smuzhiyun 	DBGBXVR(3),
1833*4882a593Smuzhiyun 	/* DBGOSDLR */
1834*4882a593Smuzhiyun 	{ Op1( 0), CRn( 1), CRm( 3), Op2( 4), trap_raz_wi },
1835*4882a593Smuzhiyun 	DBGBXVR(4),
1836*4882a593Smuzhiyun 	/* DBGPRCR */
1837*4882a593Smuzhiyun 	{ Op1( 0), CRn( 1), CRm( 4), Op2( 4), trap_raz_wi },
1838*4882a593Smuzhiyun 	DBGBXVR(5),
1839*4882a593Smuzhiyun 	DBGBXVR(6),
1840*4882a593Smuzhiyun 	DBGBXVR(7),
1841*4882a593Smuzhiyun 	DBGBXVR(8),
1842*4882a593Smuzhiyun 	DBGBXVR(9),
1843*4882a593Smuzhiyun 	DBGBXVR(10),
1844*4882a593Smuzhiyun 	DBGBXVR(11),
1845*4882a593Smuzhiyun 	DBGBXVR(12),
1846*4882a593Smuzhiyun 	DBGBXVR(13),
1847*4882a593Smuzhiyun 	DBGBXVR(14),
1848*4882a593Smuzhiyun 	DBGBXVR(15),
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	/* DBGDSAR (32bit) */
1851*4882a593Smuzhiyun 	{ Op1( 0), CRn( 2), CRm( 0), Op2( 0), trap_raz_wi },
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	/* DBGDEVID2 */
1854*4882a593Smuzhiyun 	{ Op1( 0), CRn( 7), CRm( 0), Op2( 7), trap_raz_wi },
1855*4882a593Smuzhiyun 	/* DBGDEVID1 */
1856*4882a593Smuzhiyun 	{ Op1( 0), CRn( 7), CRm( 1), Op2( 7), trap_raz_wi },
1857*4882a593Smuzhiyun 	/* DBGDEVID */
1858*4882a593Smuzhiyun 	{ Op1( 0), CRn( 7), CRm( 2), Op2( 7), trap_raz_wi },
1859*4882a593Smuzhiyun 	/* DBGCLAIMSET */
1860*4882a593Smuzhiyun 	{ Op1( 0), CRn( 7), CRm( 8), Op2( 6), trap_raz_wi },
1861*4882a593Smuzhiyun 	/* DBGCLAIMCLR */
1862*4882a593Smuzhiyun 	{ Op1( 0), CRn( 7), CRm( 9), Op2( 6), trap_raz_wi },
1863*4882a593Smuzhiyun 	/* DBGAUTHSTATUS */
1864*4882a593Smuzhiyun 	{ Op1( 0), CRn( 7), CRm(14), Op2( 6), trap_dbgauthstatus_el1 },
1865*4882a593Smuzhiyun };
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun /* Trapped cp14 64bit registers */
1868*4882a593Smuzhiyun static const struct sys_reg_desc cp14_64_regs[] = {
1869*4882a593Smuzhiyun 	/* DBGDRAR (64bit) */
1870*4882a593Smuzhiyun 	{ Op1( 0), CRm( 1), .access = trap_raz_wi },
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	/* DBGDSAR (64bit) */
1873*4882a593Smuzhiyun 	{ Op1( 0), CRm( 2), .access = trap_raz_wi },
1874*4882a593Smuzhiyun };
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun /* Macro to expand the PMEVCNTRn register */
1877*4882a593Smuzhiyun #define PMU_PMEVCNTR(n)							\
1878*4882a593Smuzhiyun 	/* PMEVCNTRn */							\
1879*4882a593Smuzhiyun 	{ Op1(0), CRn(0b1110),						\
1880*4882a593Smuzhiyun 	  CRm((0b1000 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)),		\
1881*4882a593Smuzhiyun 	  access_pmu_evcntr }
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun /* Macro to expand the PMEVTYPERn register */
1884*4882a593Smuzhiyun #define PMU_PMEVTYPER(n)						\
1885*4882a593Smuzhiyun 	/* PMEVTYPERn */						\
1886*4882a593Smuzhiyun 	{ Op1(0), CRn(0b1110),						\
1887*4882a593Smuzhiyun 	  CRm((0b1100 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)),		\
1888*4882a593Smuzhiyun 	  access_pmu_evtyper }
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun /*
1891*4882a593Smuzhiyun  * Trapped cp15 registers. TTBR0/TTBR1 get a double encoding,
1892*4882a593Smuzhiyun  * depending on the way they are accessed (as a 32bit or a 64bit
1893*4882a593Smuzhiyun  * register).
1894*4882a593Smuzhiyun  */
1895*4882a593Smuzhiyun static const struct sys_reg_desc cp15_regs[] = {
1896*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 0), Op2( 1), access_ctr },
1897*4882a593Smuzhiyun 	{ Op1( 0), CRn( 1), CRm( 0), Op2( 0), access_vm_reg, NULL, SCTLR_EL1 },
1898*4882a593Smuzhiyun 	/* ACTLR */
1899*4882a593Smuzhiyun 	{ AA32(LO), Op1( 0), CRn( 1), CRm( 0), Op2( 1), access_actlr, NULL, ACTLR_EL1 },
1900*4882a593Smuzhiyun 	/* ACTLR2 */
1901*4882a593Smuzhiyun 	{ AA32(HI), Op1( 0), CRn( 1), CRm( 0), Op2( 3), access_actlr, NULL, ACTLR_EL1 },
1902*4882a593Smuzhiyun 	{ Op1( 0), CRn( 2), CRm( 0), Op2( 0), access_vm_reg, NULL, TTBR0_EL1 },
1903*4882a593Smuzhiyun 	{ Op1( 0), CRn( 2), CRm( 0), Op2( 1), access_vm_reg, NULL, TTBR1_EL1 },
1904*4882a593Smuzhiyun 	/* TTBCR */
1905*4882a593Smuzhiyun 	{ AA32(LO), Op1( 0), CRn( 2), CRm( 0), Op2( 2), access_vm_reg, NULL, TCR_EL1 },
1906*4882a593Smuzhiyun 	/* TTBCR2 */
1907*4882a593Smuzhiyun 	{ AA32(HI), Op1( 0), CRn( 2), CRm( 0), Op2( 3), access_vm_reg, NULL, TCR_EL1 },
1908*4882a593Smuzhiyun 	{ Op1( 0), CRn( 3), CRm( 0), Op2( 0), access_vm_reg, NULL, DACR32_EL2 },
1909*4882a593Smuzhiyun 	/* DFSR */
1910*4882a593Smuzhiyun 	{ Op1( 0), CRn( 5), CRm( 0), Op2( 0), access_vm_reg, NULL, ESR_EL1 },
1911*4882a593Smuzhiyun 	{ Op1( 0), CRn( 5), CRm( 0), Op2( 1), access_vm_reg, NULL, IFSR32_EL2 },
1912*4882a593Smuzhiyun 	/* ADFSR */
1913*4882a593Smuzhiyun 	{ Op1( 0), CRn( 5), CRm( 1), Op2( 0), access_vm_reg, NULL, AFSR0_EL1 },
1914*4882a593Smuzhiyun 	/* AIFSR */
1915*4882a593Smuzhiyun 	{ Op1( 0), CRn( 5), CRm( 1), Op2( 1), access_vm_reg, NULL, AFSR1_EL1 },
1916*4882a593Smuzhiyun 	/* DFAR */
1917*4882a593Smuzhiyun 	{ AA32(LO), Op1( 0), CRn( 6), CRm( 0), Op2( 0), access_vm_reg, NULL, FAR_EL1 },
1918*4882a593Smuzhiyun 	/* IFAR */
1919*4882a593Smuzhiyun 	{ AA32(HI), Op1( 0), CRn( 6), CRm( 0), Op2( 2), access_vm_reg, NULL, FAR_EL1 },
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	/*
1922*4882a593Smuzhiyun 	 * DC{C,I,CI}SW operations:
1923*4882a593Smuzhiyun 	 */
1924*4882a593Smuzhiyun 	{ Op1( 0), CRn( 7), CRm( 6), Op2( 2), access_dcsw },
1925*4882a593Smuzhiyun 	{ Op1( 0), CRn( 7), CRm(10), Op2( 2), access_dcsw },
1926*4882a593Smuzhiyun 	{ Op1( 0), CRn( 7), CRm(14), Op2( 2), access_dcsw },
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	/* PMU */
1929*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(12), Op2( 0), access_pmcr },
1930*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(12), Op2( 1), access_pmcnten },
1931*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(12), Op2( 2), access_pmcnten },
1932*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(12), Op2( 3), access_pmovs },
1933*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(12), Op2( 4), access_pmswinc },
1934*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(12), Op2( 5), access_pmselr },
1935*4882a593Smuzhiyun 	{ AA32(LO), Op1( 0), CRn( 9), CRm(12), Op2( 6), access_pmceid },
1936*4882a593Smuzhiyun 	{ AA32(LO), Op1( 0), CRn( 9), CRm(12), Op2( 7), access_pmceid },
1937*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(13), Op2( 0), access_pmu_evcntr },
1938*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(13), Op2( 1), access_pmu_evtyper },
1939*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(13), Op2( 2), access_pmu_evcntr },
1940*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(14), Op2( 0), access_pmuserenr },
1941*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(14), Op2( 1), access_pminten },
1942*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(14), Op2( 2), access_pminten },
1943*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(14), Op2( 3), access_pmovs },
1944*4882a593Smuzhiyun 	{ AA32(HI), Op1( 0), CRn( 9), CRm(14), Op2( 4), access_pmceid },
1945*4882a593Smuzhiyun 	{ AA32(HI), Op1( 0), CRn( 9), CRm(14), Op2( 5), access_pmceid },
1946*4882a593Smuzhiyun 	/* PMMIR */
1947*4882a593Smuzhiyun 	{ Op1( 0), CRn( 9), CRm(14), Op2( 6), trap_raz_wi },
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	/* PRRR/MAIR0 */
1950*4882a593Smuzhiyun 	{ AA32(LO), Op1( 0), CRn(10), CRm( 2), Op2( 0), access_vm_reg, NULL, MAIR_EL1 },
1951*4882a593Smuzhiyun 	/* NMRR/MAIR1 */
1952*4882a593Smuzhiyun 	{ AA32(HI), Op1( 0), CRn(10), CRm( 2), Op2( 1), access_vm_reg, NULL, MAIR_EL1 },
1953*4882a593Smuzhiyun 	/* AMAIR0 */
1954*4882a593Smuzhiyun 	{ AA32(LO), Op1( 0), CRn(10), CRm( 3), Op2( 0), access_vm_reg, NULL, AMAIR_EL1 },
1955*4882a593Smuzhiyun 	/* AMAIR1 */
1956*4882a593Smuzhiyun 	{ AA32(HI), Op1( 0), CRn(10), CRm( 3), Op2( 1), access_vm_reg, NULL, AMAIR_EL1 },
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 	/* ICC_SRE */
1959*4882a593Smuzhiyun 	{ Op1( 0), CRn(12), CRm(12), Op2( 5), access_gic_sre },
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	{ Op1( 0), CRn(13), CRm( 0), Op2( 1), access_vm_reg, NULL, CONTEXTIDR_EL1 },
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun 	/* Arch Tmers */
1964*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AARCH32_CNTP_TVAL), access_arch_timer },
1965*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AARCH32_CNTP_CTL), access_arch_timer },
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	/* PMEVCNTRn */
1968*4882a593Smuzhiyun 	PMU_PMEVCNTR(0),
1969*4882a593Smuzhiyun 	PMU_PMEVCNTR(1),
1970*4882a593Smuzhiyun 	PMU_PMEVCNTR(2),
1971*4882a593Smuzhiyun 	PMU_PMEVCNTR(3),
1972*4882a593Smuzhiyun 	PMU_PMEVCNTR(4),
1973*4882a593Smuzhiyun 	PMU_PMEVCNTR(5),
1974*4882a593Smuzhiyun 	PMU_PMEVCNTR(6),
1975*4882a593Smuzhiyun 	PMU_PMEVCNTR(7),
1976*4882a593Smuzhiyun 	PMU_PMEVCNTR(8),
1977*4882a593Smuzhiyun 	PMU_PMEVCNTR(9),
1978*4882a593Smuzhiyun 	PMU_PMEVCNTR(10),
1979*4882a593Smuzhiyun 	PMU_PMEVCNTR(11),
1980*4882a593Smuzhiyun 	PMU_PMEVCNTR(12),
1981*4882a593Smuzhiyun 	PMU_PMEVCNTR(13),
1982*4882a593Smuzhiyun 	PMU_PMEVCNTR(14),
1983*4882a593Smuzhiyun 	PMU_PMEVCNTR(15),
1984*4882a593Smuzhiyun 	PMU_PMEVCNTR(16),
1985*4882a593Smuzhiyun 	PMU_PMEVCNTR(17),
1986*4882a593Smuzhiyun 	PMU_PMEVCNTR(18),
1987*4882a593Smuzhiyun 	PMU_PMEVCNTR(19),
1988*4882a593Smuzhiyun 	PMU_PMEVCNTR(20),
1989*4882a593Smuzhiyun 	PMU_PMEVCNTR(21),
1990*4882a593Smuzhiyun 	PMU_PMEVCNTR(22),
1991*4882a593Smuzhiyun 	PMU_PMEVCNTR(23),
1992*4882a593Smuzhiyun 	PMU_PMEVCNTR(24),
1993*4882a593Smuzhiyun 	PMU_PMEVCNTR(25),
1994*4882a593Smuzhiyun 	PMU_PMEVCNTR(26),
1995*4882a593Smuzhiyun 	PMU_PMEVCNTR(27),
1996*4882a593Smuzhiyun 	PMU_PMEVCNTR(28),
1997*4882a593Smuzhiyun 	PMU_PMEVCNTR(29),
1998*4882a593Smuzhiyun 	PMU_PMEVCNTR(30),
1999*4882a593Smuzhiyun 	/* PMEVTYPERn */
2000*4882a593Smuzhiyun 	PMU_PMEVTYPER(0),
2001*4882a593Smuzhiyun 	PMU_PMEVTYPER(1),
2002*4882a593Smuzhiyun 	PMU_PMEVTYPER(2),
2003*4882a593Smuzhiyun 	PMU_PMEVTYPER(3),
2004*4882a593Smuzhiyun 	PMU_PMEVTYPER(4),
2005*4882a593Smuzhiyun 	PMU_PMEVTYPER(5),
2006*4882a593Smuzhiyun 	PMU_PMEVTYPER(6),
2007*4882a593Smuzhiyun 	PMU_PMEVTYPER(7),
2008*4882a593Smuzhiyun 	PMU_PMEVTYPER(8),
2009*4882a593Smuzhiyun 	PMU_PMEVTYPER(9),
2010*4882a593Smuzhiyun 	PMU_PMEVTYPER(10),
2011*4882a593Smuzhiyun 	PMU_PMEVTYPER(11),
2012*4882a593Smuzhiyun 	PMU_PMEVTYPER(12),
2013*4882a593Smuzhiyun 	PMU_PMEVTYPER(13),
2014*4882a593Smuzhiyun 	PMU_PMEVTYPER(14),
2015*4882a593Smuzhiyun 	PMU_PMEVTYPER(15),
2016*4882a593Smuzhiyun 	PMU_PMEVTYPER(16),
2017*4882a593Smuzhiyun 	PMU_PMEVTYPER(17),
2018*4882a593Smuzhiyun 	PMU_PMEVTYPER(18),
2019*4882a593Smuzhiyun 	PMU_PMEVTYPER(19),
2020*4882a593Smuzhiyun 	PMU_PMEVTYPER(20),
2021*4882a593Smuzhiyun 	PMU_PMEVTYPER(21),
2022*4882a593Smuzhiyun 	PMU_PMEVTYPER(22),
2023*4882a593Smuzhiyun 	PMU_PMEVTYPER(23),
2024*4882a593Smuzhiyun 	PMU_PMEVTYPER(24),
2025*4882a593Smuzhiyun 	PMU_PMEVTYPER(25),
2026*4882a593Smuzhiyun 	PMU_PMEVTYPER(26),
2027*4882a593Smuzhiyun 	PMU_PMEVTYPER(27),
2028*4882a593Smuzhiyun 	PMU_PMEVTYPER(28),
2029*4882a593Smuzhiyun 	PMU_PMEVTYPER(29),
2030*4882a593Smuzhiyun 	PMU_PMEVTYPER(30),
2031*4882a593Smuzhiyun 	/* PMCCFILTR */
2032*4882a593Smuzhiyun 	{ Op1(0), CRn(14), CRm(15), Op2(7), access_pmu_evtyper },
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	{ Op1(1), CRn( 0), CRm( 0), Op2(0), access_ccsidr },
2035*4882a593Smuzhiyun 	{ Op1(1), CRn( 0), CRm( 0), Op2(1), access_clidr },
2036*4882a593Smuzhiyun 	{ Op1(2), CRn( 0), CRm( 0), Op2(0), access_csselr, NULL, CSSELR_EL1 },
2037*4882a593Smuzhiyun };
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun static const struct sys_reg_desc cp15_64_regs[] = {
2040*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 2), Op2( 0), access_vm_reg, NULL, TTBR0_EL1 },
2041*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm( 9), Op2( 0), access_pmu_evcntr },
2042*4882a593Smuzhiyun 	{ Op1( 0), CRn( 0), CRm(12), Op2( 0), access_gic_sgi }, /* ICC_SGI1R */
2043*4882a593Smuzhiyun 	{ Op1( 1), CRn( 0), CRm( 2), Op2( 0), access_vm_reg, NULL, TTBR1_EL1 },
2044*4882a593Smuzhiyun 	{ Op1( 1), CRn( 0), CRm(12), Op2( 0), access_gic_sgi }, /* ICC_ASGI1R */
2045*4882a593Smuzhiyun 	{ Op1( 2), CRn( 0), CRm(12), Op2( 0), access_gic_sgi }, /* ICC_SGI0R */
2046*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AARCH32_CNTP_CVAL),    access_arch_timer },
2047*4882a593Smuzhiyun };
2048*4882a593Smuzhiyun 
check_sysreg_table(const struct sys_reg_desc * table,unsigned int n,bool is_32)2049*4882a593Smuzhiyun static int check_sysreg_table(const struct sys_reg_desc *table, unsigned int n,
2050*4882a593Smuzhiyun 			      bool is_32)
2051*4882a593Smuzhiyun {
2052*4882a593Smuzhiyun 	unsigned int i;
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	for (i = 0; i < n; i++) {
2055*4882a593Smuzhiyun 		if (!is_32 && table[i].reg && !table[i].reset) {
2056*4882a593Smuzhiyun 			kvm_err("sys_reg table %p entry %d has lacks reset\n",
2057*4882a593Smuzhiyun 				table, i);
2058*4882a593Smuzhiyun 			return 1;
2059*4882a593Smuzhiyun 		}
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 		if (i && cmp_sys_reg(&table[i-1], &table[i]) >= 0) {
2062*4882a593Smuzhiyun 			kvm_err("sys_reg table %p out of order (%d)\n", table, i - 1);
2063*4882a593Smuzhiyun 			return 1;
2064*4882a593Smuzhiyun 		}
2065*4882a593Smuzhiyun 	}
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	return 0;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun 
match_sys_reg(const void * key,const void * elt)2070*4882a593Smuzhiyun static int match_sys_reg(const void *key, const void *elt)
2071*4882a593Smuzhiyun {
2072*4882a593Smuzhiyun 	const unsigned long pval = (unsigned long)key;
2073*4882a593Smuzhiyun 	const struct sys_reg_desc *r = elt;
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	return pval - reg_to_encoding(r);
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun 
find_reg(const struct sys_reg_params * params,const struct sys_reg_desc table[],unsigned int num)2078*4882a593Smuzhiyun static const struct sys_reg_desc *find_reg(const struct sys_reg_params *params,
2079*4882a593Smuzhiyun 					 const struct sys_reg_desc table[],
2080*4882a593Smuzhiyun 					 unsigned int num)
2081*4882a593Smuzhiyun {
2082*4882a593Smuzhiyun 	unsigned long pval = reg_to_encoding(params);
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	return bsearch((void *)pval, table, num, sizeof(table[0]), match_sys_reg);
2085*4882a593Smuzhiyun }
2086*4882a593Smuzhiyun 
kvm_handle_cp14_load_store(struct kvm_vcpu * vcpu)2087*4882a593Smuzhiyun int kvm_handle_cp14_load_store(struct kvm_vcpu *vcpu)
2088*4882a593Smuzhiyun {
2089*4882a593Smuzhiyun 	kvm_inject_undefined(vcpu);
2090*4882a593Smuzhiyun 	return 1;
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun 
perform_access(struct kvm_vcpu * vcpu,struct sys_reg_params * params,const struct sys_reg_desc * r)2093*4882a593Smuzhiyun static void perform_access(struct kvm_vcpu *vcpu,
2094*4882a593Smuzhiyun 			   struct sys_reg_params *params,
2095*4882a593Smuzhiyun 			   const struct sys_reg_desc *r)
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun 	trace_kvm_sys_access(*vcpu_pc(vcpu), params, r);
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun 	/* Check for regs disabled by runtime config */
2100*4882a593Smuzhiyun 	if (sysreg_hidden(vcpu, r)) {
2101*4882a593Smuzhiyun 		kvm_inject_undefined(vcpu);
2102*4882a593Smuzhiyun 		return;
2103*4882a593Smuzhiyun 	}
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 	/*
2106*4882a593Smuzhiyun 	 * Not having an accessor means that we have configured a trap
2107*4882a593Smuzhiyun 	 * that we don't know how to handle. This certainly qualifies
2108*4882a593Smuzhiyun 	 * as a gross bug that should be fixed right away.
2109*4882a593Smuzhiyun 	 */
2110*4882a593Smuzhiyun 	BUG_ON(!r->access);
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	/* Skip instruction if instructed so */
2113*4882a593Smuzhiyun 	if (likely(r->access(vcpu, params, r)))
2114*4882a593Smuzhiyun 		kvm_incr_pc(vcpu);
2115*4882a593Smuzhiyun }
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun /*
2118*4882a593Smuzhiyun  * emulate_cp --  tries to match a sys_reg access in a handling table, and
2119*4882a593Smuzhiyun  *                call the corresponding trap handler.
2120*4882a593Smuzhiyun  *
2121*4882a593Smuzhiyun  * @params: pointer to the descriptor of the access
2122*4882a593Smuzhiyun  * @table: array of trap descriptors
2123*4882a593Smuzhiyun  * @num: size of the trap descriptor array
2124*4882a593Smuzhiyun  *
2125*4882a593Smuzhiyun  * Return 0 if the access has been handled, and -1 if not.
2126*4882a593Smuzhiyun  */
emulate_cp(struct kvm_vcpu * vcpu,struct sys_reg_params * params,const struct sys_reg_desc * table,size_t num)2127*4882a593Smuzhiyun static int emulate_cp(struct kvm_vcpu *vcpu,
2128*4882a593Smuzhiyun 		      struct sys_reg_params *params,
2129*4882a593Smuzhiyun 		      const struct sys_reg_desc *table,
2130*4882a593Smuzhiyun 		      size_t num)
2131*4882a593Smuzhiyun {
2132*4882a593Smuzhiyun 	const struct sys_reg_desc *r;
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	if (!table)
2135*4882a593Smuzhiyun 		return -1;	/* Not handled */
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	r = find_reg(params, table, num);
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 	if (r) {
2140*4882a593Smuzhiyun 		perform_access(vcpu, params, r);
2141*4882a593Smuzhiyun 		return 0;
2142*4882a593Smuzhiyun 	}
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	/* Not handled */
2145*4882a593Smuzhiyun 	return -1;
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun 
unhandled_cp_access(struct kvm_vcpu * vcpu,struct sys_reg_params * params)2148*4882a593Smuzhiyun static void unhandled_cp_access(struct kvm_vcpu *vcpu,
2149*4882a593Smuzhiyun 				struct sys_reg_params *params)
2150*4882a593Smuzhiyun {
2151*4882a593Smuzhiyun 	u8 esr_ec = kvm_vcpu_trap_get_class(vcpu);
2152*4882a593Smuzhiyun 	int cp = -1;
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	switch (esr_ec) {
2155*4882a593Smuzhiyun 	case ESR_ELx_EC_CP15_32:
2156*4882a593Smuzhiyun 	case ESR_ELx_EC_CP15_64:
2157*4882a593Smuzhiyun 		cp = 15;
2158*4882a593Smuzhiyun 		break;
2159*4882a593Smuzhiyun 	case ESR_ELx_EC_CP14_MR:
2160*4882a593Smuzhiyun 	case ESR_ELx_EC_CP14_64:
2161*4882a593Smuzhiyun 		cp = 14;
2162*4882a593Smuzhiyun 		break;
2163*4882a593Smuzhiyun 	default:
2164*4882a593Smuzhiyun 		WARN_ON(1);
2165*4882a593Smuzhiyun 	}
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	print_sys_reg_msg(params,
2168*4882a593Smuzhiyun 			  "Unsupported guest CP%d access at: %08lx [%08lx]\n",
2169*4882a593Smuzhiyun 			  cp, *vcpu_pc(vcpu), *vcpu_cpsr(vcpu));
2170*4882a593Smuzhiyun 	kvm_inject_undefined(vcpu);
2171*4882a593Smuzhiyun }
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun /**
2174*4882a593Smuzhiyun  * kvm_handle_cp_64 -- handles a mrrc/mcrr trap on a guest CP14/CP15 access
2175*4882a593Smuzhiyun  * @vcpu: The VCPU pointer
2176*4882a593Smuzhiyun  * @run:  The kvm_run struct
2177*4882a593Smuzhiyun  */
kvm_handle_cp_64(struct kvm_vcpu * vcpu,const struct sys_reg_desc * global,size_t nr_global)2178*4882a593Smuzhiyun static int kvm_handle_cp_64(struct kvm_vcpu *vcpu,
2179*4882a593Smuzhiyun 			    const struct sys_reg_desc *global,
2180*4882a593Smuzhiyun 			    size_t nr_global)
2181*4882a593Smuzhiyun {
2182*4882a593Smuzhiyun 	struct sys_reg_params params;
2183*4882a593Smuzhiyun 	u32 esr = kvm_vcpu_get_esr(vcpu);
2184*4882a593Smuzhiyun 	int Rt = kvm_vcpu_sys_get_rt(vcpu);
2185*4882a593Smuzhiyun 	int Rt2 = (esr >> 10) & 0x1f;
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun 	params.CRm = (esr >> 1) & 0xf;
2188*4882a593Smuzhiyun 	params.is_write = ((esr & 1) == 0);
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	params.Op0 = 0;
2191*4882a593Smuzhiyun 	params.Op1 = (esr >> 16) & 0xf;
2192*4882a593Smuzhiyun 	params.Op2 = 0;
2193*4882a593Smuzhiyun 	params.CRn = 0;
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 	/*
2196*4882a593Smuzhiyun 	 * Make a 64-bit value out of Rt and Rt2. As we use the same trap
2197*4882a593Smuzhiyun 	 * backends between AArch32 and AArch64, we get away with it.
2198*4882a593Smuzhiyun 	 */
2199*4882a593Smuzhiyun 	if (params.is_write) {
2200*4882a593Smuzhiyun 		params.regval = vcpu_get_reg(vcpu, Rt) & 0xffffffff;
2201*4882a593Smuzhiyun 		params.regval |= vcpu_get_reg(vcpu, Rt2) << 32;
2202*4882a593Smuzhiyun 	}
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	/*
2205*4882a593Smuzhiyun 	 * If the table contains a handler, handle the
2206*4882a593Smuzhiyun 	 * potential register operation in the case of a read and return
2207*4882a593Smuzhiyun 	 * with success.
2208*4882a593Smuzhiyun 	 */
2209*4882a593Smuzhiyun 	if (!emulate_cp(vcpu, &params, global, nr_global)) {
2210*4882a593Smuzhiyun 		/* Split up the value between registers for the read side */
2211*4882a593Smuzhiyun 		if (!params.is_write) {
2212*4882a593Smuzhiyun 			vcpu_set_reg(vcpu, Rt, lower_32_bits(params.regval));
2213*4882a593Smuzhiyun 			vcpu_set_reg(vcpu, Rt2, upper_32_bits(params.regval));
2214*4882a593Smuzhiyun 		}
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 		return 1;
2217*4882a593Smuzhiyun 	}
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 	unhandled_cp_access(vcpu, &params);
2220*4882a593Smuzhiyun 	return 1;
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun /**
2224*4882a593Smuzhiyun  * kvm_handle_cp_32 -- handles a mrc/mcr trap on a guest CP14/CP15 access
2225*4882a593Smuzhiyun  * @vcpu: The VCPU pointer
2226*4882a593Smuzhiyun  * @run:  The kvm_run struct
2227*4882a593Smuzhiyun  */
kvm_handle_cp_32(struct kvm_vcpu * vcpu,const struct sys_reg_desc * global,size_t nr_global)2228*4882a593Smuzhiyun static int kvm_handle_cp_32(struct kvm_vcpu *vcpu,
2229*4882a593Smuzhiyun 			    const struct sys_reg_desc *global,
2230*4882a593Smuzhiyun 			    size_t nr_global)
2231*4882a593Smuzhiyun {
2232*4882a593Smuzhiyun 	struct sys_reg_params params;
2233*4882a593Smuzhiyun 	u32 esr = kvm_vcpu_get_esr(vcpu);
2234*4882a593Smuzhiyun 	int Rt  = kvm_vcpu_sys_get_rt(vcpu);
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 	params.CRm = (esr >> 1) & 0xf;
2237*4882a593Smuzhiyun 	params.regval = vcpu_get_reg(vcpu, Rt);
2238*4882a593Smuzhiyun 	params.is_write = ((esr & 1) == 0);
2239*4882a593Smuzhiyun 	params.CRn = (esr >> 10) & 0xf;
2240*4882a593Smuzhiyun 	params.Op0 = 0;
2241*4882a593Smuzhiyun 	params.Op1 = (esr >> 14) & 0x7;
2242*4882a593Smuzhiyun 	params.Op2 = (esr >> 17) & 0x7;
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun 	if (!emulate_cp(vcpu, &params, global, nr_global)) {
2245*4882a593Smuzhiyun 		if (!params.is_write)
2246*4882a593Smuzhiyun 			vcpu_set_reg(vcpu, Rt, params.regval);
2247*4882a593Smuzhiyun 		return 1;
2248*4882a593Smuzhiyun 	}
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun 	unhandled_cp_access(vcpu, &params);
2251*4882a593Smuzhiyun 	return 1;
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun 
kvm_handle_cp15_64(struct kvm_vcpu * vcpu)2254*4882a593Smuzhiyun int kvm_handle_cp15_64(struct kvm_vcpu *vcpu)
2255*4882a593Smuzhiyun {
2256*4882a593Smuzhiyun 	return kvm_handle_cp_64(vcpu, cp15_64_regs, ARRAY_SIZE(cp15_64_regs));
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun 
kvm_handle_cp15_32(struct kvm_vcpu * vcpu)2259*4882a593Smuzhiyun int kvm_handle_cp15_32(struct kvm_vcpu *vcpu)
2260*4882a593Smuzhiyun {
2261*4882a593Smuzhiyun 	return kvm_handle_cp_32(vcpu, cp15_regs, ARRAY_SIZE(cp15_regs));
2262*4882a593Smuzhiyun }
2263*4882a593Smuzhiyun 
kvm_handle_cp14_64(struct kvm_vcpu * vcpu)2264*4882a593Smuzhiyun int kvm_handle_cp14_64(struct kvm_vcpu *vcpu)
2265*4882a593Smuzhiyun {
2266*4882a593Smuzhiyun 	return kvm_handle_cp_64(vcpu, cp14_64_regs, ARRAY_SIZE(cp14_64_regs));
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun 
kvm_handle_cp14_32(struct kvm_vcpu * vcpu)2269*4882a593Smuzhiyun int kvm_handle_cp14_32(struct kvm_vcpu *vcpu)
2270*4882a593Smuzhiyun {
2271*4882a593Smuzhiyun 	return kvm_handle_cp_32(vcpu, cp14_regs, ARRAY_SIZE(cp14_regs));
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun 
is_imp_def_sys_reg(struct sys_reg_params * params)2274*4882a593Smuzhiyun static bool is_imp_def_sys_reg(struct sys_reg_params *params)
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun 	// See ARM DDI 0487E.a, section D12.3.2
2277*4882a593Smuzhiyun 	return params->Op0 == 3 && (params->CRn & 0b1011) == 0b1011;
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun 
emulate_sys_reg(struct kvm_vcpu * vcpu,struct sys_reg_params * params)2280*4882a593Smuzhiyun static int emulate_sys_reg(struct kvm_vcpu *vcpu,
2281*4882a593Smuzhiyun 			   struct sys_reg_params *params)
2282*4882a593Smuzhiyun {
2283*4882a593Smuzhiyun 	const struct sys_reg_desc *r;
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun 	r = find_reg(params, sys_reg_descs, ARRAY_SIZE(sys_reg_descs));
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 	if (likely(r)) {
2288*4882a593Smuzhiyun 		perform_access(vcpu, params, r);
2289*4882a593Smuzhiyun 	} else if (is_imp_def_sys_reg(params)) {
2290*4882a593Smuzhiyun 		kvm_inject_undefined(vcpu);
2291*4882a593Smuzhiyun 	} else {
2292*4882a593Smuzhiyun 		print_sys_reg_msg(params,
2293*4882a593Smuzhiyun 				  "Unsupported guest sys_reg access at: %lx [%08lx]\n",
2294*4882a593Smuzhiyun 				  *vcpu_pc(vcpu), *vcpu_cpsr(vcpu));
2295*4882a593Smuzhiyun 		kvm_inject_undefined(vcpu);
2296*4882a593Smuzhiyun 	}
2297*4882a593Smuzhiyun 	return 1;
2298*4882a593Smuzhiyun }
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun /**
2301*4882a593Smuzhiyun  * kvm_reset_sys_regs - sets system registers to reset value
2302*4882a593Smuzhiyun  * @vcpu: The VCPU pointer
2303*4882a593Smuzhiyun  *
2304*4882a593Smuzhiyun  * This function finds the right table above and sets the registers on the
2305*4882a593Smuzhiyun  * virtual CPU struct to their architecturally defined reset values.
2306*4882a593Smuzhiyun  */
kvm_reset_sys_regs(struct kvm_vcpu * vcpu)2307*4882a593Smuzhiyun void kvm_reset_sys_regs(struct kvm_vcpu *vcpu)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun 	unsigned long i;
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sys_reg_descs); i++)
2312*4882a593Smuzhiyun 		if (sys_reg_descs[i].reset)
2313*4882a593Smuzhiyun 			sys_reg_descs[i].reset(vcpu, &sys_reg_descs[i]);
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun /**
2317*4882a593Smuzhiyun  * kvm_handle_sys_reg -- handles a mrs/msr trap on a guest sys_reg access
2318*4882a593Smuzhiyun  * @vcpu: The VCPU pointer
2319*4882a593Smuzhiyun  */
kvm_handle_sys_reg(struct kvm_vcpu * vcpu)2320*4882a593Smuzhiyun int kvm_handle_sys_reg(struct kvm_vcpu *vcpu)
2321*4882a593Smuzhiyun {
2322*4882a593Smuzhiyun 	struct sys_reg_params params;
2323*4882a593Smuzhiyun 	unsigned long esr = kvm_vcpu_get_esr(vcpu);
2324*4882a593Smuzhiyun 	int Rt = kvm_vcpu_sys_get_rt(vcpu);
2325*4882a593Smuzhiyun 	int ret;
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 	trace_kvm_handle_sys_reg(esr);
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun 	params.Op0 = (esr >> 20) & 3;
2330*4882a593Smuzhiyun 	params.Op1 = (esr >> 14) & 0x7;
2331*4882a593Smuzhiyun 	params.CRn = (esr >> 10) & 0xf;
2332*4882a593Smuzhiyun 	params.CRm = (esr >> 1) & 0xf;
2333*4882a593Smuzhiyun 	params.Op2 = (esr >> 17) & 0x7;
2334*4882a593Smuzhiyun 	params.regval = vcpu_get_reg(vcpu, Rt);
2335*4882a593Smuzhiyun 	params.is_write = !(esr & 1);
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 	ret = emulate_sys_reg(vcpu, &params);
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	if (!params.is_write)
2340*4882a593Smuzhiyun 		vcpu_set_reg(vcpu, Rt, params.regval);
2341*4882a593Smuzhiyun 	return ret;
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun /******************************************************************************
2345*4882a593Smuzhiyun  * Userspace API
2346*4882a593Smuzhiyun  *****************************************************************************/
2347*4882a593Smuzhiyun 
index_to_params(u64 id,struct sys_reg_params * params)2348*4882a593Smuzhiyun static bool index_to_params(u64 id, struct sys_reg_params *params)
2349*4882a593Smuzhiyun {
2350*4882a593Smuzhiyun 	switch (id & KVM_REG_SIZE_MASK) {
2351*4882a593Smuzhiyun 	case KVM_REG_SIZE_U64:
2352*4882a593Smuzhiyun 		/* Any unused index bits means it's not valid. */
2353*4882a593Smuzhiyun 		if (id & ~(KVM_REG_ARCH_MASK | KVM_REG_SIZE_MASK
2354*4882a593Smuzhiyun 			      | KVM_REG_ARM_COPROC_MASK
2355*4882a593Smuzhiyun 			      | KVM_REG_ARM64_SYSREG_OP0_MASK
2356*4882a593Smuzhiyun 			      | KVM_REG_ARM64_SYSREG_OP1_MASK
2357*4882a593Smuzhiyun 			      | KVM_REG_ARM64_SYSREG_CRN_MASK
2358*4882a593Smuzhiyun 			      | KVM_REG_ARM64_SYSREG_CRM_MASK
2359*4882a593Smuzhiyun 			      | KVM_REG_ARM64_SYSREG_OP2_MASK))
2360*4882a593Smuzhiyun 			return false;
2361*4882a593Smuzhiyun 		params->Op0 = ((id & KVM_REG_ARM64_SYSREG_OP0_MASK)
2362*4882a593Smuzhiyun 			       >> KVM_REG_ARM64_SYSREG_OP0_SHIFT);
2363*4882a593Smuzhiyun 		params->Op1 = ((id & KVM_REG_ARM64_SYSREG_OP1_MASK)
2364*4882a593Smuzhiyun 			       >> KVM_REG_ARM64_SYSREG_OP1_SHIFT);
2365*4882a593Smuzhiyun 		params->CRn = ((id & KVM_REG_ARM64_SYSREG_CRN_MASK)
2366*4882a593Smuzhiyun 			       >> KVM_REG_ARM64_SYSREG_CRN_SHIFT);
2367*4882a593Smuzhiyun 		params->CRm = ((id & KVM_REG_ARM64_SYSREG_CRM_MASK)
2368*4882a593Smuzhiyun 			       >> KVM_REG_ARM64_SYSREG_CRM_SHIFT);
2369*4882a593Smuzhiyun 		params->Op2 = ((id & KVM_REG_ARM64_SYSREG_OP2_MASK)
2370*4882a593Smuzhiyun 			       >> KVM_REG_ARM64_SYSREG_OP2_SHIFT);
2371*4882a593Smuzhiyun 		return true;
2372*4882a593Smuzhiyun 	default:
2373*4882a593Smuzhiyun 		return false;
2374*4882a593Smuzhiyun 	}
2375*4882a593Smuzhiyun }
2376*4882a593Smuzhiyun 
find_reg_by_id(u64 id,struct sys_reg_params * params,const struct sys_reg_desc table[],unsigned int num)2377*4882a593Smuzhiyun const struct sys_reg_desc *find_reg_by_id(u64 id,
2378*4882a593Smuzhiyun 					  struct sys_reg_params *params,
2379*4882a593Smuzhiyun 					  const struct sys_reg_desc table[],
2380*4882a593Smuzhiyun 					  unsigned int num)
2381*4882a593Smuzhiyun {
2382*4882a593Smuzhiyun 	if (!index_to_params(id, params))
2383*4882a593Smuzhiyun 		return NULL;
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun 	return find_reg(params, table, num);
2386*4882a593Smuzhiyun }
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun /* Decode an index value, and find the sys_reg_desc entry. */
index_to_sys_reg_desc(struct kvm_vcpu * vcpu,u64 id)2389*4882a593Smuzhiyun static const struct sys_reg_desc *index_to_sys_reg_desc(struct kvm_vcpu *vcpu,
2390*4882a593Smuzhiyun 						    u64 id)
2391*4882a593Smuzhiyun {
2392*4882a593Smuzhiyun 	const struct sys_reg_desc *r;
2393*4882a593Smuzhiyun 	struct sys_reg_params params;
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	/* We only do sys_reg for now. */
2396*4882a593Smuzhiyun 	if ((id & KVM_REG_ARM_COPROC_MASK) != KVM_REG_ARM64_SYSREG)
2397*4882a593Smuzhiyun 		return NULL;
2398*4882a593Smuzhiyun 
2399*4882a593Smuzhiyun 	if (!index_to_params(id, &params))
2400*4882a593Smuzhiyun 		return NULL;
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun 	r = find_reg(&params, sys_reg_descs, ARRAY_SIZE(sys_reg_descs));
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	/* Not saved in the sys_reg array and not otherwise accessible? */
2405*4882a593Smuzhiyun 	if (r && !(r->reg || r->get_user))
2406*4882a593Smuzhiyun 		r = NULL;
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 	return r;
2409*4882a593Smuzhiyun }
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun /*
2412*4882a593Smuzhiyun  * These are the invariant sys_reg registers: we let the guest see the
2413*4882a593Smuzhiyun  * host versions of these, so they're part of the guest state.
2414*4882a593Smuzhiyun  *
2415*4882a593Smuzhiyun  * A future CPU may provide a mechanism to present different values to
2416*4882a593Smuzhiyun  * the guest, or a future kvm may trap them.
2417*4882a593Smuzhiyun  */
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun #define FUNCTION_INVARIANT(reg)						\
2420*4882a593Smuzhiyun 	static void get_##reg(struct kvm_vcpu *v,			\
2421*4882a593Smuzhiyun 			      const struct sys_reg_desc *r)		\
2422*4882a593Smuzhiyun 	{								\
2423*4882a593Smuzhiyun 		((struct sys_reg_desc *)r)->val = read_sysreg(reg);	\
2424*4882a593Smuzhiyun 	}
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun FUNCTION_INVARIANT(midr_el1)
FUNCTION_INVARIANT(revidr_el1)2427*4882a593Smuzhiyun FUNCTION_INVARIANT(revidr_el1)
2428*4882a593Smuzhiyun FUNCTION_INVARIANT(clidr_el1)
2429*4882a593Smuzhiyun FUNCTION_INVARIANT(aidr_el1)
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun static void get_ctr_el0(struct kvm_vcpu *v, const struct sys_reg_desc *r)
2432*4882a593Smuzhiyun {
2433*4882a593Smuzhiyun 	((struct sys_reg_desc *)r)->val = read_sanitised_ftr_reg(SYS_CTR_EL0);
2434*4882a593Smuzhiyun }
2435*4882a593Smuzhiyun 
2436*4882a593Smuzhiyun /* ->val is filled in by kvm_sys_reg_table_init() */
2437*4882a593Smuzhiyun static struct sys_reg_desc invariant_sys_regs[] = {
2438*4882a593Smuzhiyun 	{ SYS_DESC(SYS_MIDR_EL1), NULL, get_midr_el1 },
2439*4882a593Smuzhiyun 	{ SYS_DESC(SYS_REVIDR_EL1), NULL, get_revidr_el1 },
2440*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CLIDR_EL1), NULL, get_clidr_el1 },
2441*4882a593Smuzhiyun 	{ SYS_DESC(SYS_AIDR_EL1), NULL, get_aidr_el1 },
2442*4882a593Smuzhiyun 	{ SYS_DESC(SYS_CTR_EL0), NULL, get_ctr_el0 },
2443*4882a593Smuzhiyun };
2444*4882a593Smuzhiyun 
reg_from_user(u64 * val,const void __user * uaddr,u64 id)2445*4882a593Smuzhiyun static int reg_from_user(u64 *val, const void __user *uaddr, u64 id)
2446*4882a593Smuzhiyun {
2447*4882a593Smuzhiyun 	if (copy_from_user(val, uaddr, KVM_REG_SIZE(id)) != 0)
2448*4882a593Smuzhiyun 		return -EFAULT;
2449*4882a593Smuzhiyun 	return 0;
2450*4882a593Smuzhiyun }
2451*4882a593Smuzhiyun 
reg_to_user(void __user * uaddr,const u64 * val,u64 id)2452*4882a593Smuzhiyun static int reg_to_user(void __user *uaddr, const u64 *val, u64 id)
2453*4882a593Smuzhiyun {
2454*4882a593Smuzhiyun 	if (copy_to_user(uaddr, val, KVM_REG_SIZE(id)) != 0)
2455*4882a593Smuzhiyun 		return -EFAULT;
2456*4882a593Smuzhiyun 	return 0;
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun 
get_invariant_sys_reg(u64 id,void __user * uaddr)2459*4882a593Smuzhiyun static int get_invariant_sys_reg(u64 id, void __user *uaddr)
2460*4882a593Smuzhiyun {
2461*4882a593Smuzhiyun 	struct sys_reg_params params;
2462*4882a593Smuzhiyun 	const struct sys_reg_desc *r;
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun 	r = find_reg_by_id(id, &params, invariant_sys_regs,
2465*4882a593Smuzhiyun 			   ARRAY_SIZE(invariant_sys_regs));
2466*4882a593Smuzhiyun 	if (!r)
2467*4882a593Smuzhiyun 		return -ENOENT;
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 	return reg_to_user(uaddr, &r->val, id);
2470*4882a593Smuzhiyun }
2471*4882a593Smuzhiyun 
set_invariant_sys_reg(u64 id,void __user * uaddr)2472*4882a593Smuzhiyun static int set_invariant_sys_reg(u64 id, void __user *uaddr)
2473*4882a593Smuzhiyun {
2474*4882a593Smuzhiyun 	struct sys_reg_params params;
2475*4882a593Smuzhiyun 	const struct sys_reg_desc *r;
2476*4882a593Smuzhiyun 	int err;
2477*4882a593Smuzhiyun 	u64 val = 0; /* Make sure high bits are 0 for 32-bit regs */
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 	r = find_reg_by_id(id, &params, invariant_sys_regs,
2480*4882a593Smuzhiyun 			   ARRAY_SIZE(invariant_sys_regs));
2481*4882a593Smuzhiyun 	if (!r)
2482*4882a593Smuzhiyun 		return -ENOENT;
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun 	err = reg_from_user(&val, uaddr, id);
2485*4882a593Smuzhiyun 	if (err)
2486*4882a593Smuzhiyun 		return err;
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun 	/* This is what we mean by invariant: you can't change it. */
2489*4882a593Smuzhiyun 	if (r->val != val)
2490*4882a593Smuzhiyun 		return -EINVAL;
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun 	return 0;
2493*4882a593Smuzhiyun }
2494*4882a593Smuzhiyun 
is_valid_cache(u32 val)2495*4882a593Smuzhiyun static bool is_valid_cache(u32 val)
2496*4882a593Smuzhiyun {
2497*4882a593Smuzhiyun 	u32 level, ctype;
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 	if (val >= CSSELR_MAX)
2500*4882a593Smuzhiyun 		return false;
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	/* Bottom bit is Instruction or Data bit.  Next 3 bits are level. */
2503*4882a593Smuzhiyun 	level = (val >> 1);
2504*4882a593Smuzhiyun 	ctype = (cache_levels >> (level * 3)) & 7;
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	switch (ctype) {
2507*4882a593Smuzhiyun 	case 0: /* No cache */
2508*4882a593Smuzhiyun 		return false;
2509*4882a593Smuzhiyun 	case 1: /* Instruction cache only */
2510*4882a593Smuzhiyun 		return (val & 1);
2511*4882a593Smuzhiyun 	case 2: /* Data cache only */
2512*4882a593Smuzhiyun 	case 4: /* Unified cache */
2513*4882a593Smuzhiyun 		return !(val & 1);
2514*4882a593Smuzhiyun 	case 3: /* Separate instruction and data caches */
2515*4882a593Smuzhiyun 		return true;
2516*4882a593Smuzhiyun 	default: /* Reserved: we can't know instruction or data. */
2517*4882a593Smuzhiyun 		return false;
2518*4882a593Smuzhiyun 	}
2519*4882a593Smuzhiyun }
2520*4882a593Smuzhiyun 
demux_c15_get(u64 id,void __user * uaddr)2521*4882a593Smuzhiyun static int demux_c15_get(u64 id, void __user *uaddr)
2522*4882a593Smuzhiyun {
2523*4882a593Smuzhiyun 	u32 val;
2524*4882a593Smuzhiyun 	u32 __user *uval = uaddr;
2525*4882a593Smuzhiyun 
2526*4882a593Smuzhiyun 	/* Fail if we have unknown bits set. */
2527*4882a593Smuzhiyun 	if (id & ~(KVM_REG_ARCH_MASK|KVM_REG_SIZE_MASK|KVM_REG_ARM_COPROC_MASK
2528*4882a593Smuzhiyun 		   | ((1 << KVM_REG_ARM_COPROC_SHIFT)-1)))
2529*4882a593Smuzhiyun 		return -ENOENT;
2530*4882a593Smuzhiyun 
2531*4882a593Smuzhiyun 	switch (id & KVM_REG_ARM_DEMUX_ID_MASK) {
2532*4882a593Smuzhiyun 	case KVM_REG_ARM_DEMUX_ID_CCSIDR:
2533*4882a593Smuzhiyun 		if (KVM_REG_SIZE(id) != 4)
2534*4882a593Smuzhiyun 			return -ENOENT;
2535*4882a593Smuzhiyun 		val = (id & KVM_REG_ARM_DEMUX_VAL_MASK)
2536*4882a593Smuzhiyun 			>> KVM_REG_ARM_DEMUX_VAL_SHIFT;
2537*4882a593Smuzhiyun 		if (!is_valid_cache(val))
2538*4882a593Smuzhiyun 			return -ENOENT;
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 		return put_user(get_ccsidr(val), uval);
2541*4882a593Smuzhiyun 	default:
2542*4882a593Smuzhiyun 		return -ENOENT;
2543*4882a593Smuzhiyun 	}
2544*4882a593Smuzhiyun }
2545*4882a593Smuzhiyun 
demux_c15_set(u64 id,void __user * uaddr)2546*4882a593Smuzhiyun static int demux_c15_set(u64 id, void __user *uaddr)
2547*4882a593Smuzhiyun {
2548*4882a593Smuzhiyun 	u32 val, newval;
2549*4882a593Smuzhiyun 	u32 __user *uval = uaddr;
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	/* Fail if we have unknown bits set. */
2552*4882a593Smuzhiyun 	if (id & ~(KVM_REG_ARCH_MASK|KVM_REG_SIZE_MASK|KVM_REG_ARM_COPROC_MASK
2553*4882a593Smuzhiyun 		   | ((1 << KVM_REG_ARM_COPROC_SHIFT)-1)))
2554*4882a593Smuzhiyun 		return -ENOENT;
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun 	switch (id & KVM_REG_ARM_DEMUX_ID_MASK) {
2557*4882a593Smuzhiyun 	case KVM_REG_ARM_DEMUX_ID_CCSIDR:
2558*4882a593Smuzhiyun 		if (KVM_REG_SIZE(id) != 4)
2559*4882a593Smuzhiyun 			return -ENOENT;
2560*4882a593Smuzhiyun 		val = (id & KVM_REG_ARM_DEMUX_VAL_MASK)
2561*4882a593Smuzhiyun 			>> KVM_REG_ARM_DEMUX_VAL_SHIFT;
2562*4882a593Smuzhiyun 		if (!is_valid_cache(val))
2563*4882a593Smuzhiyun 			return -ENOENT;
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun 		if (get_user(newval, uval))
2566*4882a593Smuzhiyun 			return -EFAULT;
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 		/* This is also invariant: you can't change it. */
2569*4882a593Smuzhiyun 		if (newval != get_ccsidr(val))
2570*4882a593Smuzhiyun 			return -EINVAL;
2571*4882a593Smuzhiyun 		return 0;
2572*4882a593Smuzhiyun 	default:
2573*4882a593Smuzhiyun 		return -ENOENT;
2574*4882a593Smuzhiyun 	}
2575*4882a593Smuzhiyun }
2576*4882a593Smuzhiyun 
kvm_arm_sys_reg_get_reg(struct kvm_vcpu * vcpu,const struct kvm_one_reg * reg)2577*4882a593Smuzhiyun int kvm_arm_sys_reg_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg)
2578*4882a593Smuzhiyun {
2579*4882a593Smuzhiyun 	const struct sys_reg_desc *r;
2580*4882a593Smuzhiyun 	void __user *uaddr = (void __user *)(unsigned long)reg->addr;
2581*4882a593Smuzhiyun 
2582*4882a593Smuzhiyun 	if ((reg->id & KVM_REG_ARM_COPROC_MASK) == KVM_REG_ARM_DEMUX)
2583*4882a593Smuzhiyun 		return demux_c15_get(reg->id, uaddr);
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun 	if (KVM_REG_SIZE(reg->id) != sizeof(__u64))
2586*4882a593Smuzhiyun 		return -ENOENT;
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 	r = index_to_sys_reg_desc(vcpu, reg->id);
2589*4882a593Smuzhiyun 	if (!r)
2590*4882a593Smuzhiyun 		return get_invariant_sys_reg(reg->id, uaddr);
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	/* Check for regs disabled by runtime config */
2593*4882a593Smuzhiyun 	if (sysreg_hidden(vcpu, r))
2594*4882a593Smuzhiyun 		return -ENOENT;
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 	if (r->get_user)
2597*4882a593Smuzhiyun 		return (r->get_user)(vcpu, r, reg, uaddr);
2598*4882a593Smuzhiyun 
2599*4882a593Smuzhiyun 	return reg_to_user(uaddr, &__vcpu_sys_reg(vcpu, r->reg), reg->id);
2600*4882a593Smuzhiyun }
2601*4882a593Smuzhiyun 
kvm_arm_sys_reg_set_reg(struct kvm_vcpu * vcpu,const struct kvm_one_reg * reg)2602*4882a593Smuzhiyun int kvm_arm_sys_reg_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg)
2603*4882a593Smuzhiyun {
2604*4882a593Smuzhiyun 	const struct sys_reg_desc *r;
2605*4882a593Smuzhiyun 	void __user *uaddr = (void __user *)(unsigned long)reg->addr;
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun 	if ((reg->id & KVM_REG_ARM_COPROC_MASK) == KVM_REG_ARM_DEMUX)
2608*4882a593Smuzhiyun 		return demux_c15_set(reg->id, uaddr);
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun 	if (KVM_REG_SIZE(reg->id) != sizeof(__u64))
2611*4882a593Smuzhiyun 		return -ENOENT;
2612*4882a593Smuzhiyun 
2613*4882a593Smuzhiyun 	r = index_to_sys_reg_desc(vcpu, reg->id);
2614*4882a593Smuzhiyun 	if (!r)
2615*4882a593Smuzhiyun 		return set_invariant_sys_reg(reg->id, uaddr);
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 	/* Check for regs disabled by runtime config */
2618*4882a593Smuzhiyun 	if (sysreg_hidden(vcpu, r))
2619*4882a593Smuzhiyun 		return -ENOENT;
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun 	if (r->set_user)
2622*4882a593Smuzhiyun 		return (r->set_user)(vcpu, r, reg, uaddr);
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 	return reg_from_user(&__vcpu_sys_reg(vcpu, r->reg), uaddr, reg->id);
2625*4882a593Smuzhiyun }
2626*4882a593Smuzhiyun 
num_demux_regs(void)2627*4882a593Smuzhiyun static unsigned int num_demux_regs(void)
2628*4882a593Smuzhiyun {
2629*4882a593Smuzhiyun 	unsigned int i, count = 0;
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 	for (i = 0; i < CSSELR_MAX; i++)
2632*4882a593Smuzhiyun 		if (is_valid_cache(i))
2633*4882a593Smuzhiyun 			count++;
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun 	return count;
2636*4882a593Smuzhiyun }
2637*4882a593Smuzhiyun 
write_demux_regids(u64 __user * uindices)2638*4882a593Smuzhiyun static int write_demux_regids(u64 __user *uindices)
2639*4882a593Smuzhiyun {
2640*4882a593Smuzhiyun 	u64 val = KVM_REG_ARM64 | KVM_REG_SIZE_U32 | KVM_REG_ARM_DEMUX;
2641*4882a593Smuzhiyun 	unsigned int i;
2642*4882a593Smuzhiyun 
2643*4882a593Smuzhiyun 	val |= KVM_REG_ARM_DEMUX_ID_CCSIDR;
2644*4882a593Smuzhiyun 	for (i = 0; i < CSSELR_MAX; i++) {
2645*4882a593Smuzhiyun 		if (!is_valid_cache(i))
2646*4882a593Smuzhiyun 			continue;
2647*4882a593Smuzhiyun 		if (put_user(val | i, uindices))
2648*4882a593Smuzhiyun 			return -EFAULT;
2649*4882a593Smuzhiyun 		uindices++;
2650*4882a593Smuzhiyun 	}
2651*4882a593Smuzhiyun 	return 0;
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun 
sys_reg_to_index(const struct sys_reg_desc * reg)2654*4882a593Smuzhiyun static u64 sys_reg_to_index(const struct sys_reg_desc *reg)
2655*4882a593Smuzhiyun {
2656*4882a593Smuzhiyun 	return (KVM_REG_ARM64 | KVM_REG_SIZE_U64 |
2657*4882a593Smuzhiyun 		KVM_REG_ARM64_SYSREG |
2658*4882a593Smuzhiyun 		(reg->Op0 << KVM_REG_ARM64_SYSREG_OP0_SHIFT) |
2659*4882a593Smuzhiyun 		(reg->Op1 << KVM_REG_ARM64_SYSREG_OP1_SHIFT) |
2660*4882a593Smuzhiyun 		(reg->CRn << KVM_REG_ARM64_SYSREG_CRN_SHIFT) |
2661*4882a593Smuzhiyun 		(reg->CRm << KVM_REG_ARM64_SYSREG_CRM_SHIFT) |
2662*4882a593Smuzhiyun 		(reg->Op2 << KVM_REG_ARM64_SYSREG_OP2_SHIFT));
2663*4882a593Smuzhiyun }
2664*4882a593Smuzhiyun 
copy_reg_to_user(const struct sys_reg_desc * reg,u64 __user ** uind)2665*4882a593Smuzhiyun static bool copy_reg_to_user(const struct sys_reg_desc *reg, u64 __user **uind)
2666*4882a593Smuzhiyun {
2667*4882a593Smuzhiyun 	if (!*uind)
2668*4882a593Smuzhiyun 		return true;
2669*4882a593Smuzhiyun 
2670*4882a593Smuzhiyun 	if (put_user(sys_reg_to_index(reg), *uind))
2671*4882a593Smuzhiyun 		return false;
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun 	(*uind)++;
2674*4882a593Smuzhiyun 	return true;
2675*4882a593Smuzhiyun }
2676*4882a593Smuzhiyun 
walk_one_sys_reg(const struct kvm_vcpu * vcpu,const struct sys_reg_desc * rd,u64 __user ** uind,unsigned int * total)2677*4882a593Smuzhiyun static int walk_one_sys_reg(const struct kvm_vcpu *vcpu,
2678*4882a593Smuzhiyun 			    const struct sys_reg_desc *rd,
2679*4882a593Smuzhiyun 			    u64 __user **uind,
2680*4882a593Smuzhiyun 			    unsigned int *total)
2681*4882a593Smuzhiyun {
2682*4882a593Smuzhiyun 	/*
2683*4882a593Smuzhiyun 	 * Ignore registers we trap but don't save,
2684*4882a593Smuzhiyun 	 * and for which no custom user accessor is provided.
2685*4882a593Smuzhiyun 	 */
2686*4882a593Smuzhiyun 	if (!(rd->reg || rd->get_user))
2687*4882a593Smuzhiyun 		return 0;
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun 	if (sysreg_hidden(vcpu, rd))
2690*4882a593Smuzhiyun 		return 0;
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun 	if (!copy_reg_to_user(rd, uind))
2693*4882a593Smuzhiyun 		return -EFAULT;
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun 	(*total)++;
2696*4882a593Smuzhiyun 	return 0;
2697*4882a593Smuzhiyun }
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun /* Assumed ordered tables, see kvm_sys_reg_table_init. */
walk_sys_regs(struct kvm_vcpu * vcpu,u64 __user * uind)2700*4882a593Smuzhiyun static int walk_sys_regs(struct kvm_vcpu *vcpu, u64 __user *uind)
2701*4882a593Smuzhiyun {
2702*4882a593Smuzhiyun 	const struct sys_reg_desc *i2, *end2;
2703*4882a593Smuzhiyun 	unsigned int total = 0;
2704*4882a593Smuzhiyun 	int err;
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 	i2 = sys_reg_descs;
2707*4882a593Smuzhiyun 	end2 = sys_reg_descs + ARRAY_SIZE(sys_reg_descs);
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun 	while (i2 != end2) {
2710*4882a593Smuzhiyun 		err = walk_one_sys_reg(vcpu, i2++, &uind, &total);
2711*4882a593Smuzhiyun 		if (err)
2712*4882a593Smuzhiyun 			return err;
2713*4882a593Smuzhiyun 	}
2714*4882a593Smuzhiyun 	return total;
2715*4882a593Smuzhiyun }
2716*4882a593Smuzhiyun 
kvm_arm_num_sys_reg_descs(struct kvm_vcpu * vcpu)2717*4882a593Smuzhiyun unsigned long kvm_arm_num_sys_reg_descs(struct kvm_vcpu *vcpu)
2718*4882a593Smuzhiyun {
2719*4882a593Smuzhiyun 	return ARRAY_SIZE(invariant_sys_regs)
2720*4882a593Smuzhiyun 		+ num_demux_regs()
2721*4882a593Smuzhiyun 		+ walk_sys_regs(vcpu, (u64 __user *)NULL);
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun 
kvm_arm_copy_sys_reg_indices(struct kvm_vcpu * vcpu,u64 __user * uindices)2724*4882a593Smuzhiyun int kvm_arm_copy_sys_reg_indices(struct kvm_vcpu *vcpu, u64 __user *uindices)
2725*4882a593Smuzhiyun {
2726*4882a593Smuzhiyun 	unsigned int i;
2727*4882a593Smuzhiyun 	int err;
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun 	/* Then give them all the invariant registers' indices. */
2730*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(invariant_sys_regs); i++) {
2731*4882a593Smuzhiyun 		if (put_user(sys_reg_to_index(&invariant_sys_regs[i]), uindices))
2732*4882a593Smuzhiyun 			return -EFAULT;
2733*4882a593Smuzhiyun 		uindices++;
2734*4882a593Smuzhiyun 	}
2735*4882a593Smuzhiyun 
2736*4882a593Smuzhiyun 	err = walk_sys_regs(vcpu, uindices);
2737*4882a593Smuzhiyun 	if (err < 0)
2738*4882a593Smuzhiyun 		return err;
2739*4882a593Smuzhiyun 	uindices += err;
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun 	return write_demux_regids(uindices);
2742*4882a593Smuzhiyun }
2743*4882a593Smuzhiyun 
kvm_sys_reg_table_init(void)2744*4882a593Smuzhiyun void kvm_sys_reg_table_init(void)
2745*4882a593Smuzhiyun {
2746*4882a593Smuzhiyun 	unsigned int i;
2747*4882a593Smuzhiyun 	struct sys_reg_desc clidr;
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun 	/* Make sure tables are unique and in order. */
2750*4882a593Smuzhiyun 	BUG_ON(check_sysreg_table(sys_reg_descs, ARRAY_SIZE(sys_reg_descs), false));
2751*4882a593Smuzhiyun 	BUG_ON(check_sysreg_table(cp14_regs, ARRAY_SIZE(cp14_regs), true));
2752*4882a593Smuzhiyun 	BUG_ON(check_sysreg_table(cp14_64_regs, ARRAY_SIZE(cp14_64_regs), true));
2753*4882a593Smuzhiyun 	BUG_ON(check_sysreg_table(cp15_regs, ARRAY_SIZE(cp15_regs), true));
2754*4882a593Smuzhiyun 	BUG_ON(check_sysreg_table(cp15_64_regs, ARRAY_SIZE(cp15_64_regs), true));
2755*4882a593Smuzhiyun 	BUG_ON(check_sysreg_table(invariant_sys_regs, ARRAY_SIZE(invariant_sys_regs), false));
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun 	/* We abuse the reset function to overwrite the table itself. */
2758*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(invariant_sys_regs); i++)
2759*4882a593Smuzhiyun 		invariant_sys_regs[i].reset(NULL, &invariant_sys_regs[i]);
2760*4882a593Smuzhiyun 
2761*4882a593Smuzhiyun 	/*
2762*4882a593Smuzhiyun 	 * CLIDR format is awkward, so clean it up.  See ARM B4.1.20:
2763*4882a593Smuzhiyun 	 *
2764*4882a593Smuzhiyun 	 *   If software reads the Cache Type fields from Ctype1
2765*4882a593Smuzhiyun 	 *   upwards, once it has seen a value of 0b000, no caches
2766*4882a593Smuzhiyun 	 *   exist at further-out levels of the hierarchy. So, for
2767*4882a593Smuzhiyun 	 *   example, if Ctype3 is the first Cache Type field with a
2768*4882a593Smuzhiyun 	 *   value of 0b000, the values of Ctype4 to Ctype7 must be
2769*4882a593Smuzhiyun 	 *   ignored.
2770*4882a593Smuzhiyun 	 */
2771*4882a593Smuzhiyun 	get_clidr_el1(NULL, &clidr); /* Ugly... */
2772*4882a593Smuzhiyun 	cache_levels = clidr.val;
2773*4882a593Smuzhiyun 	for (i = 0; i < 7; i++)
2774*4882a593Smuzhiyun 		if (((cache_levels >> (i*3)) & 7) == 0)
2775*4882a593Smuzhiyun 			break;
2776*4882a593Smuzhiyun 	/* Clear all higher bits. */
2777*4882a593Smuzhiyun 	cache_levels &= (1 << (i*3))-1;
2778*4882a593Smuzhiyun }
2779