1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Based on arch/arm/include/asm/ptrace.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 1996-2003 Russell King 6*4882a593Smuzhiyun * Copyright (C) 2012 ARM Ltd. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 9*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 10*4882a593Smuzhiyun * published by the Free Software Foundation. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, 13*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 14*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15*4882a593Smuzhiyun * GNU General Public License for more details. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 18*4882a593Smuzhiyun * along with this program. If not, see <http://www.gnu.org/licenses/>. 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun #ifndef _UAPI__ASM_PTRACE_H 21*4882a593Smuzhiyun #define _UAPI__ASM_PTRACE_H 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #include <linux/types.h> 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #include <asm/hwcap.h> 26*4882a593Smuzhiyun #include <asm/sve_context.h> 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun /* 30*4882a593Smuzhiyun * PSR bits 31*4882a593Smuzhiyun */ 32*4882a593Smuzhiyun #define PSR_MODE_EL0t 0x00000000 33*4882a593Smuzhiyun #define PSR_MODE_EL1t 0x00000004 34*4882a593Smuzhiyun #define PSR_MODE_EL1h 0x00000005 35*4882a593Smuzhiyun #define PSR_MODE_EL2t 0x00000008 36*4882a593Smuzhiyun #define PSR_MODE_EL2h 0x00000009 37*4882a593Smuzhiyun #define PSR_MODE_EL3t 0x0000000c 38*4882a593Smuzhiyun #define PSR_MODE_EL3h 0x0000000d 39*4882a593Smuzhiyun #define PSR_MODE_MASK 0x0000000f 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* AArch32 CPSR bits */ 42*4882a593Smuzhiyun #define PSR_MODE32_BIT 0x00000010 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* AArch64 SPSR bits */ 45*4882a593Smuzhiyun #define PSR_F_BIT 0x00000040 46*4882a593Smuzhiyun #define PSR_I_BIT 0x00000080 47*4882a593Smuzhiyun #define PSR_A_BIT 0x00000100 48*4882a593Smuzhiyun #define PSR_D_BIT 0x00000200 49*4882a593Smuzhiyun #define PSR_BTYPE_MASK 0x00000c00 50*4882a593Smuzhiyun #define PSR_SSBS_BIT 0x00001000 51*4882a593Smuzhiyun #define PSR_PAN_BIT 0x00400000 52*4882a593Smuzhiyun #define PSR_UAO_BIT 0x00800000 53*4882a593Smuzhiyun #define PSR_DIT_BIT 0x01000000 54*4882a593Smuzhiyun #define PSR_TCO_BIT 0x02000000 55*4882a593Smuzhiyun #define PSR_V_BIT 0x10000000 56*4882a593Smuzhiyun #define PSR_C_BIT 0x20000000 57*4882a593Smuzhiyun #define PSR_Z_BIT 0x40000000 58*4882a593Smuzhiyun #define PSR_N_BIT 0x80000000 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define PSR_BTYPE_SHIFT 10 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* 63*4882a593Smuzhiyun * Groups of PSR bits 64*4882a593Smuzhiyun */ 65*4882a593Smuzhiyun #define PSR_f 0xff000000 /* Flags */ 66*4882a593Smuzhiyun #define PSR_s 0x00ff0000 /* Status */ 67*4882a593Smuzhiyun #define PSR_x 0x0000ff00 /* Extension */ 68*4882a593Smuzhiyun #define PSR_c 0x000000ff /* Control */ 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* Convenience names for the values of PSTATE.BTYPE */ 71*4882a593Smuzhiyun #define PSR_BTYPE_NONE (0b00 << PSR_BTYPE_SHIFT) 72*4882a593Smuzhiyun #define PSR_BTYPE_JC (0b01 << PSR_BTYPE_SHIFT) 73*4882a593Smuzhiyun #define PSR_BTYPE_C (0b10 << PSR_BTYPE_SHIFT) 74*4882a593Smuzhiyun #define PSR_BTYPE_J (0b11 << PSR_BTYPE_SHIFT) 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* syscall emulation path in ptrace */ 77*4882a593Smuzhiyun #define PTRACE_SYSEMU 31 78*4882a593Smuzhiyun #define PTRACE_SYSEMU_SINGLESTEP 32 79*4882a593Smuzhiyun /* MTE allocation tag access */ 80*4882a593Smuzhiyun #define PTRACE_PEEKMTETAGS 33 81*4882a593Smuzhiyun #define PTRACE_POKEMTETAGS 34 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* 86*4882a593Smuzhiyun * User structures for general purpose, floating point and debug registers. 87*4882a593Smuzhiyun */ 88*4882a593Smuzhiyun struct user_pt_regs { 89*4882a593Smuzhiyun __u64 regs[31]; 90*4882a593Smuzhiyun __u64 sp; 91*4882a593Smuzhiyun __u64 pc; 92*4882a593Smuzhiyun __u64 pstate; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun struct user_fpsimd_state { 96*4882a593Smuzhiyun __uint128_t vregs[32]; 97*4882a593Smuzhiyun __u32 fpsr; 98*4882a593Smuzhiyun __u32 fpcr; 99*4882a593Smuzhiyun __u32 __reserved[2]; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun struct user_hwdebug_state { 103*4882a593Smuzhiyun __u32 dbg_info; 104*4882a593Smuzhiyun __u32 pad; 105*4882a593Smuzhiyun struct { 106*4882a593Smuzhiyun __u64 addr; 107*4882a593Smuzhiyun __u32 ctrl; 108*4882a593Smuzhiyun __u32 pad; 109*4882a593Smuzhiyun } dbg_regs[16]; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /* SVE/FP/SIMD state (NT_ARM_SVE) */ 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun struct user_sve_header { 115*4882a593Smuzhiyun __u32 size; /* total meaningful regset content in bytes */ 116*4882a593Smuzhiyun __u32 max_size; /* maxmium possible size for this thread */ 117*4882a593Smuzhiyun __u16 vl; /* current vector length */ 118*4882a593Smuzhiyun __u16 max_vl; /* maximum possible vector length */ 119*4882a593Smuzhiyun __u16 flags; 120*4882a593Smuzhiyun __u16 __reserved; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* Definitions for user_sve_header.flags: */ 124*4882a593Smuzhiyun #define SVE_PT_REGS_MASK (1 << 0) 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun #define SVE_PT_REGS_FPSIMD 0 127*4882a593Smuzhiyun #define SVE_PT_REGS_SVE SVE_PT_REGS_MASK 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* 130*4882a593Smuzhiyun * Common SVE_PT_* flags: 131*4882a593Smuzhiyun * These must be kept in sync with prctl interface in <linux/prctl.h> 132*4882a593Smuzhiyun */ 133*4882a593Smuzhiyun #define SVE_PT_VL_INHERIT ((1 << 17) /* PR_SVE_VL_INHERIT */ >> 16) 134*4882a593Smuzhiyun #define SVE_PT_VL_ONEXEC ((1 << 18) /* PR_SVE_SET_VL_ONEXEC */ >> 16) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* 138*4882a593Smuzhiyun * The remainder of the SVE state follows struct user_sve_header. The 139*4882a593Smuzhiyun * total size of the SVE state (including header) depends on the 140*4882a593Smuzhiyun * metadata in the header: SVE_PT_SIZE(vq, flags) gives the total size 141*4882a593Smuzhiyun * of the state in bytes, including the header. 142*4882a593Smuzhiyun * 143*4882a593Smuzhiyun * Refer to <asm/sigcontext.h> for details of how to pass the correct 144*4882a593Smuzhiyun * "vq" argument to these macros. 145*4882a593Smuzhiyun */ 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* Offset from the start of struct user_sve_header to the register data */ 148*4882a593Smuzhiyun #define SVE_PT_REGS_OFFSET \ 149*4882a593Smuzhiyun ((sizeof(struct user_sve_header) + (__SVE_VQ_BYTES - 1)) \ 150*4882a593Smuzhiyun / __SVE_VQ_BYTES * __SVE_VQ_BYTES) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* 153*4882a593Smuzhiyun * The register data content and layout depends on the value of the 154*4882a593Smuzhiyun * flags field. 155*4882a593Smuzhiyun */ 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /* 158*4882a593Smuzhiyun * (flags & SVE_PT_REGS_MASK) == SVE_PT_REGS_FPSIMD case: 159*4882a593Smuzhiyun * 160*4882a593Smuzhiyun * The payload starts at offset SVE_PT_FPSIMD_OFFSET, and is of type 161*4882a593Smuzhiyun * struct user_fpsimd_state. Additional data might be appended in the 162*4882a593Smuzhiyun * future: use SVE_PT_FPSIMD_SIZE(vq, flags) to compute the total size. 163*4882a593Smuzhiyun * SVE_PT_FPSIMD_SIZE(vq, flags) will never be less than 164*4882a593Smuzhiyun * sizeof(struct user_fpsimd_state). 165*4882a593Smuzhiyun */ 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define SVE_PT_FPSIMD_OFFSET SVE_PT_REGS_OFFSET 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define SVE_PT_FPSIMD_SIZE(vq, flags) (sizeof(struct user_fpsimd_state)) 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun /* 172*4882a593Smuzhiyun * (flags & SVE_PT_REGS_MASK) == SVE_PT_REGS_SVE case: 173*4882a593Smuzhiyun * 174*4882a593Smuzhiyun * The payload starts at offset SVE_PT_SVE_OFFSET, and is of size 175*4882a593Smuzhiyun * SVE_PT_SVE_SIZE(vq, flags). 176*4882a593Smuzhiyun * 177*4882a593Smuzhiyun * Additional macros describe the contents and layout of the payload. 178*4882a593Smuzhiyun * For each, SVE_PT_SVE_x_OFFSET(args) is the start offset relative to 179*4882a593Smuzhiyun * the start of struct user_sve_header, and SVE_PT_SVE_x_SIZE(args) is 180*4882a593Smuzhiyun * the size in bytes: 181*4882a593Smuzhiyun * 182*4882a593Smuzhiyun * x type description 183*4882a593Smuzhiyun * - ---- ----------- 184*4882a593Smuzhiyun * ZREGS \ 185*4882a593Smuzhiyun * ZREG | 186*4882a593Smuzhiyun * PREGS | refer to <asm/sigcontext.h> 187*4882a593Smuzhiyun * PREG | 188*4882a593Smuzhiyun * FFR / 189*4882a593Smuzhiyun * 190*4882a593Smuzhiyun * FPSR uint32_t FPSR 191*4882a593Smuzhiyun * FPCR uint32_t FPCR 192*4882a593Smuzhiyun * 193*4882a593Smuzhiyun * Additional data might be appended in the future. 194*4882a593Smuzhiyun * 195*4882a593Smuzhiyun * The Z-, P- and FFR registers are represented in memory in an endianness- 196*4882a593Smuzhiyun * invariant layout which differs from the layout used for the FPSIMD 197*4882a593Smuzhiyun * V-registers on big-endian systems: see sigcontext.h for more explanation. 198*4882a593Smuzhiyun */ 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun #define SVE_PT_SVE_ZREG_SIZE(vq) __SVE_ZREG_SIZE(vq) 201*4882a593Smuzhiyun #define SVE_PT_SVE_PREG_SIZE(vq) __SVE_PREG_SIZE(vq) 202*4882a593Smuzhiyun #define SVE_PT_SVE_FFR_SIZE(vq) __SVE_FFR_SIZE(vq) 203*4882a593Smuzhiyun #define SVE_PT_SVE_FPSR_SIZE sizeof(__u32) 204*4882a593Smuzhiyun #define SVE_PT_SVE_FPCR_SIZE sizeof(__u32) 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun #define SVE_PT_SVE_OFFSET SVE_PT_REGS_OFFSET 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define SVE_PT_SVE_ZREGS_OFFSET \ 209*4882a593Smuzhiyun (SVE_PT_REGS_OFFSET + __SVE_ZREGS_OFFSET) 210*4882a593Smuzhiyun #define SVE_PT_SVE_ZREG_OFFSET(vq, n) \ 211*4882a593Smuzhiyun (SVE_PT_REGS_OFFSET + __SVE_ZREG_OFFSET(vq, n)) 212*4882a593Smuzhiyun #define SVE_PT_SVE_ZREGS_SIZE(vq) \ 213*4882a593Smuzhiyun (SVE_PT_SVE_ZREG_OFFSET(vq, __SVE_NUM_ZREGS) - SVE_PT_SVE_ZREGS_OFFSET) 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define SVE_PT_SVE_PREGS_OFFSET(vq) \ 216*4882a593Smuzhiyun (SVE_PT_REGS_OFFSET + __SVE_PREGS_OFFSET(vq)) 217*4882a593Smuzhiyun #define SVE_PT_SVE_PREG_OFFSET(vq, n) \ 218*4882a593Smuzhiyun (SVE_PT_REGS_OFFSET + __SVE_PREG_OFFSET(vq, n)) 219*4882a593Smuzhiyun #define SVE_PT_SVE_PREGS_SIZE(vq) \ 220*4882a593Smuzhiyun (SVE_PT_SVE_PREG_OFFSET(vq, __SVE_NUM_PREGS) - \ 221*4882a593Smuzhiyun SVE_PT_SVE_PREGS_OFFSET(vq)) 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define SVE_PT_SVE_FFR_OFFSET(vq) \ 224*4882a593Smuzhiyun (SVE_PT_REGS_OFFSET + __SVE_FFR_OFFSET(vq)) 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun #define SVE_PT_SVE_FPSR_OFFSET(vq) \ 227*4882a593Smuzhiyun ((SVE_PT_SVE_FFR_OFFSET(vq) + SVE_PT_SVE_FFR_SIZE(vq) + \ 228*4882a593Smuzhiyun (__SVE_VQ_BYTES - 1)) \ 229*4882a593Smuzhiyun / __SVE_VQ_BYTES * __SVE_VQ_BYTES) 230*4882a593Smuzhiyun #define SVE_PT_SVE_FPCR_OFFSET(vq) \ 231*4882a593Smuzhiyun (SVE_PT_SVE_FPSR_OFFSET(vq) + SVE_PT_SVE_FPSR_SIZE) 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /* 234*4882a593Smuzhiyun * Any future extension appended after FPCR must be aligned to the next 235*4882a593Smuzhiyun * 128-bit boundary. 236*4882a593Smuzhiyun */ 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun #define SVE_PT_SVE_SIZE(vq, flags) \ 239*4882a593Smuzhiyun ((SVE_PT_SVE_FPCR_OFFSET(vq) + SVE_PT_SVE_FPCR_SIZE \ 240*4882a593Smuzhiyun - SVE_PT_SVE_OFFSET + (__SVE_VQ_BYTES - 1)) \ 241*4882a593Smuzhiyun / __SVE_VQ_BYTES * __SVE_VQ_BYTES) 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun #define SVE_PT_SIZE(vq, flags) \ 244*4882a593Smuzhiyun (((flags) & SVE_PT_REGS_MASK) == SVE_PT_REGS_SVE ? \ 245*4882a593Smuzhiyun SVE_PT_SVE_OFFSET + SVE_PT_SVE_SIZE(vq, flags) \ 246*4882a593Smuzhiyun : SVE_PT_FPSIMD_OFFSET + SVE_PT_FPSIMD_SIZE(vq, flags)) 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* pointer authentication masks (NT_ARM_PAC_MASK) */ 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun struct user_pac_mask { 251*4882a593Smuzhiyun __u64 data_mask; 252*4882a593Smuzhiyun __u64 insn_mask; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* pointer authentication keys (NT_ARM_PACA_KEYS, NT_ARM_PACG_KEYS) */ 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun struct user_pac_address_keys { 258*4882a593Smuzhiyun __uint128_t apiakey; 259*4882a593Smuzhiyun __uint128_t apibkey; 260*4882a593Smuzhiyun __uint128_t apdakey; 261*4882a593Smuzhiyun __uint128_t apdbkey; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun struct user_pac_generic_keys { 265*4882a593Smuzhiyun __uint128_t apgakey; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */ 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #endif /* _UAPI__ASM_PTRACE_H */ 271