1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (C) 2012,2013 - ARM Ltd 4*4882a593Smuzhiyun * Author: Marc Zyngier <marc.zyngier@arm.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Derived from arch/arm/include/uapi/asm/kvm.h: 7*4882a593Smuzhiyun * Copyright (C) 2012 - Virtual Open Systems and Columbia University 8*4882a593Smuzhiyun * Author: Christoffer Dall <c.dall@virtualopensystems.com> 9*4882a593Smuzhiyun * 10*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 11*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 12*4882a593Smuzhiyun * published by the Free Software Foundation. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License 20*4882a593Smuzhiyun * along with this program. If not, see <http://www.gnu.org/licenses/>. 21*4882a593Smuzhiyun */ 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #ifndef __ARM_KVM_H__ 24*4882a593Smuzhiyun #define __ARM_KVM_H__ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define KVM_SPSR_EL1 0 27*4882a593Smuzhiyun #define KVM_SPSR_SVC KVM_SPSR_EL1 28*4882a593Smuzhiyun #define KVM_SPSR_ABT 1 29*4882a593Smuzhiyun #define KVM_SPSR_UND 2 30*4882a593Smuzhiyun #define KVM_SPSR_IRQ 3 31*4882a593Smuzhiyun #define KVM_SPSR_FIQ 4 32*4882a593Smuzhiyun #define KVM_NR_SPSR 5 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 35*4882a593Smuzhiyun #include <linux/psci.h> 36*4882a593Smuzhiyun #include <linux/types.h> 37*4882a593Smuzhiyun #include <asm/ptrace.h> 38*4882a593Smuzhiyun #include <asm/sve_context.h> 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define __KVM_HAVE_GUEST_DEBUG 41*4882a593Smuzhiyun #define __KVM_HAVE_IRQ_LINE 42*4882a593Smuzhiyun #define __KVM_HAVE_READONLY_MEM 43*4882a593Smuzhiyun #define __KVM_HAVE_VCPU_EVENTS 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define KVM_REG_SIZE(id) \ 48*4882a593Smuzhiyun (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT)) 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun struct kvm_regs { 51*4882a593Smuzhiyun struct user_pt_regs regs; /* sp = sp_el0 */ 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun __u64 sp_el1; 54*4882a593Smuzhiyun __u64 elr_el1; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun __u64 spsr[KVM_NR_SPSR]; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun struct user_fpsimd_state fp_regs; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* 62*4882a593Smuzhiyun * Supported CPU Targets - Adding a new target type is not recommended, 63*4882a593Smuzhiyun * unless there are some special registers not supported by the 64*4882a593Smuzhiyun * genericv8 syreg table. 65*4882a593Smuzhiyun */ 66*4882a593Smuzhiyun #define KVM_ARM_TARGET_AEM_V8 0 67*4882a593Smuzhiyun #define KVM_ARM_TARGET_FOUNDATION_V8 1 68*4882a593Smuzhiyun #define KVM_ARM_TARGET_CORTEX_A57 2 69*4882a593Smuzhiyun #define KVM_ARM_TARGET_XGENE_POTENZA 3 70*4882a593Smuzhiyun #define KVM_ARM_TARGET_CORTEX_A53 4 71*4882a593Smuzhiyun /* Generic ARM v8 target */ 72*4882a593Smuzhiyun #define KVM_ARM_TARGET_GENERIC_V8 5 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define KVM_ARM_NUM_TARGETS 6 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */ 77*4882a593Smuzhiyun #define KVM_ARM_DEVICE_TYPE_SHIFT 0 78*4882a593Smuzhiyun #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT) 79*4882a593Smuzhiyun #define KVM_ARM_DEVICE_ID_SHIFT 16 80*4882a593Smuzhiyun #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* Supported device IDs */ 83*4882a593Smuzhiyun #define KVM_ARM_DEVICE_VGIC_V2 0 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* Supported VGIC address types */ 86*4882a593Smuzhiyun #define KVM_VGIC_V2_ADDR_TYPE_DIST 0 87*4882a593Smuzhiyun #define KVM_VGIC_V2_ADDR_TYPE_CPU 1 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define KVM_VGIC_V2_DIST_SIZE 0x1000 90*4882a593Smuzhiyun #define KVM_VGIC_V2_CPU_SIZE 0x2000 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* Supported VGICv3 address types */ 93*4882a593Smuzhiyun #define KVM_VGIC_V3_ADDR_TYPE_DIST 2 94*4882a593Smuzhiyun #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3 95*4882a593Smuzhiyun #define KVM_VGIC_ITS_ADDR_TYPE 4 96*4882a593Smuzhiyun #define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION 5 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define KVM_VGIC_V3_DIST_SIZE SZ_64K 99*4882a593Smuzhiyun #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K) 100*4882a593Smuzhiyun #define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K) 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */ 103*4882a593Smuzhiyun #define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */ 104*4882a593Smuzhiyun #define KVM_ARM_VCPU_PSCI_0_2 2 /* CPU uses PSCI v0.2 */ 105*4882a593Smuzhiyun #define KVM_ARM_VCPU_PMU_V3 3 /* Support guest PMUv3 */ 106*4882a593Smuzhiyun #define KVM_ARM_VCPU_SVE 4 /* enable SVE for this CPU */ 107*4882a593Smuzhiyun #define KVM_ARM_VCPU_PTRAUTH_ADDRESS 5 /* VCPU uses address authentication */ 108*4882a593Smuzhiyun #define KVM_ARM_VCPU_PTRAUTH_GENERIC 6 /* VCPU uses generic authentication */ 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun struct kvm_vcpu_init { 111*4882a593Smuzhiyun __u32 target; 112*4882a593Smuzhiyun __u32 features[7]; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun struct kvm_sregs { 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun struct kvm_fpu { 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* 122*4882a593Smuzhiyun * See v8 ARM ARM D7.3: Debug Registers 123*4882a593Smuzhiyun * 124*4882a593Smuzhiyun * The architectural limit is 16 debug registers of each type although 125*4882a593Smuzhiyun * in practice there are usually less (see ID_AA64DFR0_EL1). 126*4882a593Smuzhiyun * 127*4882a593Smuzhiyun * Although the control registers are architecturally defined as 32 128*4882a593Smuzhiyun * bits wide we use a 64 bit structure here to keep parity with 129*4882a593Smuzhiyun * KVM_GET/SET_ONE_REG behaviour which treats all system registers as 130*4882a593Smuzhiyun * 64 bit values. It also allows for the possibility of the 131*4882a593Smuzhiyun * architecture expanding the control registers without having to 132*4882a593Smuzhiyun * change the userspace ABI. 133*4882a593Smuzhiyun */ 134*4882a593Smuzhiyun #define KVM_ARM_MAX_DBG_REGS 16 135*4882a593Smuzhiyun struct kvm_guest_debug_arch { 136*4882a593Smuzhiyun __u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS]; 137*4882a593Smuzhiyun __u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS]; 138*4882a593Smuzhiyun __u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS]; 139*4882a593Smuzhiyun __u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS]; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun struct kvm_debug_exit_arch { 143*4882a593Smuzhiyun __u32 hsr; 144*4882a593Smuzhiyun __u64 far; /* used for watchpoints */ 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* 148*4882a593Smuzhiyun * Architecture specific defines for kvm_guest_debug->control 149*4882a593Smuzhiyun */ 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define KVM_GUESTDBG_USE_SW_BP (1 << 16) 152*4882a593Smuzhiyun #define KVM_GUESTDBG_USE_HW (1 << 17) 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun struct kvm_sync_regs { 155*4882a593Smuzhiyun /* Used with KVM_CAP_ARM_USER_IRQ */ 156*4882a593Smuzhiyun __u64 device_irq_level; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun /* 160*4882a593Smuzhiyun * PMU filter structure. Describe a range of events with a particular 161*4882a593Smuzhiyun * action. To be used with KVM_ARM_VCPU_PMU_V3_FILTER. 162*4882a593Smuzhiyun */ 163*4882a593Smuzhiyun struct kvm_pmu_event_filter { 164*4882a593Smuzhiyun __u16 base_event; 165*4882a593Smuzhiyun __u16 nevents; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define KVM_PMU_EVENT_ALLOW 0 168*4882a593Smuzhiyun #define KVM_PMU_EVENT_DENY 1 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun __u8 action; 171*4882a593Smuzhiyun __u8 pad[3]; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* for KVM_GET/SET_VCPU_EVENTS */ 175*4882a593Smuzhiyun struct kvm_vcpu_events { 176*4882a593Smuzhiyun struct { 177*4882a593Smuzhiyun __u8 serror_pending; 178*4882a593Smuzhiyun __u8 serror_has_esr; 179*4882a593Smuzhiyun __u8 ext_dabt_pending; 180*4882a593Smuzhiyun /* Align it to 8 bytes */ 181*4882a593Smuzhiyun __u8 pad[5]; 182*4882a593Smuzhiyun __u64 serror_esr; 183*4882a593Smuzhiyun } exception; 184*4882a593Smuzhiyun __u32 reserved[12]; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* If you need to interpret the index values, here is the key: */ 188*4882a593Smuzhiyun #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000 189*4882a593Smuzhiyun #define KVM_REG_ARM_COPROC_SHIFT 16 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* Normal registers are mapped as coprocessor 16. */ 192*4882a593Smuzhiyun #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT) 193*4882a593Smuzhiyun #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32)) 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* Some registers need more space to represent values. */ 196*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT) 197*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00 198*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX_ID_SHIFT 8 199*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT) 200*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF 201*4882a593Smuzhiyun #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun /* AArch64 system registers */ 204*4882a593Smuzhiyun #define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT) 205*4882a593Smuzhiyun #define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000 206*4882a593Smuzhiyun #define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14 207*4882a593Smuzhiyun #define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800 208*4882a593Smuzhiyun #define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11 209*4882a593Smuzhiyun #define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780 210*4882a593Smuzhiyun #define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7 211*4882a593Smuzhiyun #define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078 212*4882a593Smuzhiyun #define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3 213*4882a593Smuzhiyun #define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007 214*4882a593Smuzhiyun #define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun #define ARM64_SYS_REG_SHIFT_MASK(x,n) \ 217*4882a593Smuzhiyun (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \ 218*4882a593Smuzhiyun KVM_REG_ARM64_SYSREG_ ## n ## _MASK) 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun #define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \ 221*4882a593Smuzhiyun (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \ 222*4882a593Smuzhiyun ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \ 223*4882a593Smuzhiyun ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \ 224*4882a593Smuzhiyun ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \ 225*4882a593Smuzhiyun ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \ 226*4882a593Smuzhiyun ARM64_SYS_REG_SHIFT_MASK(op2, OP2)) 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64) 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun /* Physical Timer EL0 Registers */ 231*4882a593Smuzhiyun #define KVM_REG_ARM_PTIMER_CTL ARM64_SYS_REG(3, 3, 14, 2, 1) 232*4882a593Smuzhiyun #define KVM_REG_ARM_PTIMER_CVAL ARM64_SYS_REG(3, 3, 14, 2, 2) 233*4882a593Smuzhiyun #define KVM_REG_ARM_PTIMER_CNT ARM64_SYS_REG(3, 3, 14, 0, 1) 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* 236*4882a593Smuzhiyun * EL0 Virtual Timer Registers 237*4882a593Smuzhiyun * 238*4882a593Smuzhiyun * WARNING: 239*4882a593Smuzhiyun * KVM_REG_ARM_TIMER_CVAL and KVM_REG_ARM_TIMER_CNT are not defined 240*4882a593Smuzhiyun * with the appropriate register encodings. Their values have been 241*4882a593Smuzhiyun * accidentally swapped. As this is set API, the definitions here 242*4882a593Smuzhiyun * must be used, rather than ones derived from the encodings. 243*4882a593Smuzhiyun */ 244*4882a593Smuzhiyun #define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1) 245*4882a593Smuzhiyun #define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2) 246*4882a593Smuzhiyun #define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2) 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun /* KVM-as-firmware specific pseudo-registers */ 249*4882a593Smuzhiyun #define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT) 250*4882a593Smuzhiyun #define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | \ 251*4882a593Smuzhiyun KVM_REG_ARM_FW | ((r) & 0xffff)) 252*4882a593Smuzhiyun #define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0) 253*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1 KVM_REG_ARM_FW_REG(1) 254*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_AVAIL 0 255*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_AVAIL 1 256*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_REQUIRED 2 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* 259*4882a593Smuzhiyun * Only two states can be presented by the host kernel: 260*4882a593Smuzhiyun * - NOT_REQUIRED: the guest doesn't need to do anything 261*4882a593Smuzhiyun * - NOT_AVAIL: the guest isn't mitigated (it can still use SSBS if available) 262*4882a593Smuzhiyun * 263*4882a593Smuzhiyun * All the other values are deprecated. The host still accepts all 264*4882a593Smuzhiyun * values (they are ABI), but will narrow them to the above two. 265*4882a593Smuzhiyun */ 266*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2 KVM_REG_ARM_FW_REG(2) 267*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_AVAIL 0 268*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_UNKNOWN 1 269*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_AVAIL 2 270*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_REQUIRED 3 271*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_ENABLED (1U << 4) 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3 KVM_REG_ARM_FW_REG(3) 274*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3_NOT_AVAIL 0 275*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3_AVAIL 1 276*4882a593Smuzhiyun #define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3_NOT_REQUIRED 2 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun /* SVE registers */ 279*4882a593Smuzhiyun #define KVM_REG_ARM64_SVE (0x15 << KVM_REG_ARM_COPROC_SHIFT) 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* Z- and P-regs occupy blocks at the following offsets within this range: */ 282*4882a593Smuzhiyun #define KVM_REG_ARM64_SVE_ZREG_BASE 0 283*4882a593Smuzhiyun #define KVM_REG_ARM64_SVE_PREG_BASE 0x400 284*4882a593Smuzhiyun #define KVM_REG_ARM64_SVE_FFR_BASE 0x600 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #define KVM_ARM64_SVE_NUM_ZREGS __SVE_NUM_ZREGS 287*4882a593Smuzhiyun #define KVM_ARM64_SVE_NUM_PREGS __SVE_NUM_PREGS 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define KVM_ARM64_SVE_MAX_SLICES 32 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun #define KVM_REG_ARM64_SVE_ZREG(n, i) \ 292*4882a593Smuzhiyun (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_ZREG_BASE | \ 293*4882a593Smuzhiyun KVM_REG_SIZE_U2048 | \ 294*4882a593Smuzhiyun (((n) & (KVM_ARM64_SVE_NUM_ZREGS - 1)) << 5) | \ 295*4882a593Smuzhiyun ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1))) 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun #define KVM_REG_ARM64_SVE_PREG(n, i) \ 298*4882a593Smuzhiyun (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_PREG_BASE | \ 299*4882a593Smuzhiyun KVM_REG_SIZE_U256 | \ 300*4882a593Smuzhiyun (((n) & (KVM_ARM64_SVE_NUM_PREGS - 1)) << 5) | \ 301*4882a593Smuzhiyun ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1))) 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #define KVM_REG_ARM64_SVE_FFR(i) \ 304*4882a593Smuzhiyun (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_FFR_BASE | \ 305*4882a593Smuzhiyun KVM_REG_SIZE_U256 | \ 306*4882a593Smuzhiyun ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1))) 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* 309*4882a593Smuzhiyun * Register values for KVM_REG_ARM64_SVE_ZREG(), KVM_REG_ARM64_SVE_PREG() and 310*4882a593Smuzhiyun * KVM_REG_ARM64_SVE_FFR() are represented in memory in an endianness- 311*4882a593Smuzhiyun * invariant layout which differs from the layout used for the FPSIMD 312*4882a593Smuzhiyun * V-registers on big-endian systems: see sigcontext.h for more explanation. 313*4882a593Smuzhiyun */ 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun #define KVM_ARM64_SVE_VQ_MIN __SVE_VQ_MIN 316*4882a593Smuzhiyun #define KVM_ARM64_SVE_VQ_MAX __SVE_VQ_MAX 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun /* Vector lengths pseudo-register: */ 319*4882a593Smuzhiyun #define KVM_REG_ARM64_SVE_VLS (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | \ 320*4882a593Smuzhiyun KVM_REG_SIZE_U512 | 0xffff) 321*4882a593Smuzhiyun #define KVM_ARM64_SVE_VLS_WORDS \ 322*4882a593Smuzhiyun ((KVM_ARM64_SVE_VQ_MAX - KVM_ARM64_SVE_VQ_MIN) / 64 + 1) 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun /* Device Control API: ARM VGIC */ 325*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_ADDR 0 326*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1 327*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2 328*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32 329*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT) 330*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32 331*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \ 332*4882a593Smuzhiyun (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT) 333*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0 334*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT) 335*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff) 336*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3 337*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_CTRL 4 338*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5 339*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6 340*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7 341*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8 342*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10 343*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \ 344*4882a593Smuzhiyun (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT) 345*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff 346*4882a593Smuzhiyun #define VGIC_LEVEL_INFO_LINE_LEVEL 0 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_CTRL_INIT 0 349*4882a593Smuzhiyun #define KVM_DEV_ARM_ITS_SAVE_TABLES 1 350*4882a593Smuzhiyun #define KVM_DEV_ARM_ITS_RESTORE_TABLES 2 351*4882a593Smuzhiyun #define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3 352*4882a593Smuzhiyun #define KVM_DEV_ARM_ITS_CTRL_RESET 4 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun /* Device Control API on vcpu fd */ 355*4882a593Smuzhiyun #define KVM_ARM_VCPU_PMU_V3_CTRL 0 356*4882a593Smuzhiyun #define KVM_ARM_VCPU_PMU_V3_IRQ 0 357*4882a593Smuzhiyun #define KVM_ARM_VCPU_PMU_V3_INIT 1 358*4882a593Smuzhiyun #define KVM_ARM_VCPU_PMU_V3_FILTER 2 359*4882a593Smuzhiyun #define KVM_ARM_VCPU_TIMER_CTRL 1 360*4882a593Smuzhiyun #define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0 361*4882a593Smuzhiyun #define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1 362*4882a593Smuzhiyun #define KVM_ARM_VCPU_PVTIME_CTRL 2 363*4882a593Smuzhiyun #define KVM_ARM_VCPU_PVTIME_IPA 0 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun /* KVM_IRQ_LINE irq field index values */ 366*4882a593Smuzhiyun #define KVM_ARM_IRQ_VCPU2_SHIFT 28 367*4882a593Smuzhiyun #define KVM_ARM_IRQ_VCPU2_MASK 0xf 368*4882a593Smuzhiyun #define KVM_ARM_IRQ_TYPE_SHIFT 24 369*4882a593Smuzhiyun #define KVM_ARM_IRQ_TYPE_MASK 0xf 370*4882a593Smuzhiyun #define KVM_ARM_IRQ_VCPU_SHIFT 16 371*4882a593Smuzhiyun #define KVM_ARM_IRQ_VCPU_MASK 0xff 372*4882a593Smuzhiyun #define KVM_ARM_IRQ_NUM_SHIFT 0 373*4882a593Smuzhiyun #define KVM_ARM_IRQ_NUM_MASK 0xffff 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun /* irq_type field */ 376*4882a593Smuzhiyun #define KVM_ARM_IRQ_TYPE_CPU 0 377*4882a593Smuzhiyun #define KVM_ARM_IRQ_TYPE_SPI 1 378*4882a593Smuzhiyun #define KVM_ARM_IRQ_TYPE_PPI 2 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* out-of-kernel GIC cpu interrupt injection irq_number field */ 381*4882a593Smuzhiyun #define KVM_ARM_IRQ_CPU_IRQ 0 382*4882a593Smuzhiyun #define KVM_ARM_IRQ_CPU_FIQ 1 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun /* 385*4882a593Smuzhiyun * This used to hold the highest supported SPI, but it is now obsolete 386*4882a593Smuzhiyun * and only here to provide source code level compatibility with older 387*4882a593Smuzhiyun * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS. 388*4882a593Smuzhiyun */ 389*4882a593Smuzhiyun #ifndef __KERNEL__ 390*4882a593Smuzhiyun #define KVM_ARM_IRQ_GIC_MAX 127 391*4882a593Smuzhiyun #endif 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun /* One single KVM irqchip, ie. the VGIC */ 394*4882a593Smuzhiyun #define KVM_NR_IRQCHIPS 1 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun /* PSCI interface */ 397*4882a593Smuzhiyun #define KVM_PSCI_FN_BASE 0x95c1ba5e 398*4882a593Smuzhiyun #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n)) 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0) 401*4882a593Smuzhiyun #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1) 402*4882a593Smuzhiyun #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2) 403*4882a593Smuzhiyun #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3) 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun #define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS 406*4882a593Smuzhiyun #define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED 407*4882a593Smuzhiyun #define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS 408*4882a593Smuzhiyun #define KVM_PSCI_RET_DENIED PSCI_RET_DENIED 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun #endif 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun #endif /* __ARM_KVM_H__ */ 413