xref: /OK3568_Linux_fs/kernel/arch/arm64/include/asm/perf_event.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2012 ARM Ltd.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef __ASM_PERF_EVENT_H
7*4882a593Smuzhiyun #define __ASM_PERF_EVENT_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <asm/stack_pointer.h>
10*4882a593Smuzhiyun #include <asm/ptrace.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define	ARMV8_PMU_MAX_COUNTERS	32
13*4882a593Smuzhiyun #define	ARMV8_PMU_COUNTER_MASK	(ARMV8_PMU_MAX_COUNTERS - 1)
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun  * Common architectural and microarchitectural event numbers.
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_SW_INCR				0x00
19*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L1I_CACHE_REFILL			0x01
20*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L1I_TLB_REFILL			0x02
21*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL			0x03
22*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L1D_CACHE				0x04
23*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L1D_TLB_REFILL			0x05
24*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_LD_RETIRED				0x06
25*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_ST_RETIRED				0x07
26*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_INST_RETIRED			0x08
27*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_EXC_TAKEN				0x09
28*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_EXC_RETURN				0x0A
29*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_CID_WRITE_RETIRED			0x0B
30*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_PC_WRITE_RETIRED			0x0C
31*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_BR_IMMED_RETIRED			0x0D
32*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_BR_RETURN_RETIRED			0x0E
33*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_UNALIGNED_LDST_RETIRED		0x0F
34*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_BR_MIS_PRED				0x10
35*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_CPU_CYCLES				0x11
36*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_BR_PRED				0x12
37*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_MEM_ACCESS				0x13
38*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L1I_CACHE				0x14
39*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L1D_CACHE_WB			0x15
40*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L2D_CACHE				0x16
41*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L2D_CACHE_REFILL			0x17
42*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L2D_CACHE_WB			0x18
43*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_BUS_ACCESS				0x19
44*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_MEMORY_ERROR			0x1A
45*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_INST_SPEC				0x1B
46*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_TTBR_WRITE_RETIRED			0x1C
47*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_BUS_CYCLES				0x1D
48*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_CHAIN				0x1E
49*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L1D_CACHE_ALLOCATE			0x1F
50*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L2D_CACHE_ALLOCATE			0x20
51*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_BR_RETIRED				0x21
52*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_BR_MIS_PRED_RETIRED			0x22
53*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_STALL_FRONTEND			0x23
54*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_STALL_BACKEND			0x24
55*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L1D_TLB				0x25
56*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L1I_TLB				0x26
57*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L2I_CACHE				0x27
58*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L2I_CACHE_REFILL			0x28
59*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L3D_CACHE_ALLOCATE			0x29
60*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L3D_CACHE_REFILL			0x2A
61*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L3D_CACHE				0x2B
62*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L3D_CACHE_WB			0x2C
63*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L2D_TLB_REFILL			0x2D
64*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L2I_TLB_REFILL			0x2E
65*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L2D_TLB				0x2F
66*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L2I_TLB				0x30
67*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_REMOTE_ACCESS			0x31
68*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_LL_CACHE				0x32
69*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_LL_CACHE_MISS			0x33
70*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_DTLB_WALK				0x34
71*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_ITLB_WALK				0x35
72*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_LL_CACHE_RD				0x36
73*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_LL_CACHE_MISS_RD			0x37
74*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_REMOTE_ACCESS_RD			0x38
75*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_L1D_CACHE_LMISS_RD			0x39
76*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_OP_RETIRED				0x3A
77*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_OP_SPEC				0x3B
78*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_STALL				0x3C
79*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_STALL_SLOT_BACKEND			0x3D
80*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_STALL_SLOT_FRONTEND			0x3E
81*4882a593Smuzhiyun #define ARMV8_PMUV3_PERFCTR_STALL_SLOT				0x3F
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* Statistical profiling extension microarchitectural events */
84*4882a593Smuzhiyun #define	ARMV8_SPE_PERFCTR_SAMPLE_POP				0x4000
85*4882a593Smuzhiyun #define	ARMV8_SPE_PERFCTR_SAMPLE_FEED				0x4001
86*4882a593Smuzhiyun #define	ARMV8_SPE_PERFCTR_SAMPLE_FILTRATE			0x4002
87*4882a593Smuzhiyun #define	ARMV8_SPE_PERFCTR_SAMPLE_COLLISION			0x4003
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* AMUv1 architecture events */
90*4882a593Smuzhiyun #define	ARMV8_AMU_PERFCTR_CNT_CYCLES				0x4004
91*4882a593Smuzhiyun #define	ARMV8_AMU_PERFCTR_STALL_BACKEND_MEM			0x4005
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* long-latency read miss events */
94*4882a593Smuzhiyun #define	ARMV8_PMUV3_PERFCTR_L1I_CACHE_LMISS			0x4006
95*4882a593Smuzhiyun #define	ARMV8_PMUV3_PERFCTR_L2D_CACHE_LMISS_RD			0x4009
96*4882a593Smuzhiyun #define	ARMV8_PMUV3_PERFCTR_L2I_CACHE_LMISS			0x400A
97*4882a593Smuzhiyun #define	ARMV8_PMUV3_PERFCTR_L3D_CACHE_LMISS_RD			0x400B
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* additional latency from alignment events */
100*4882a593Smuzhiyun #define	ARMV8_PMUV3_PERFCTR_LDST_ALIGN_LAT			0x4020
101*4882a593Smuzhiyun #define	ARMV8_PMUV3_PERFCTR_LD_ALIGN_LAT			0x4021
102*4882a593Smuzhiyun #define	ARMV8_PMUV3_PERFCTR_ST_ALIGN_LAT			0x4022
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Armv8.5 Memory Tagging Extension events */
105*4882a593Smuzhiyun #define	ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED			0x4024
106*4882a593Smuzhiyun #define	ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED_RD			0x4025
107*4882a593Smuzhiyun #define	ARMV8_MTE_PERFCTR_MEM_ACCESS_CHECKED_WR			0x4026
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /* ARMv8 recommended implementation defined event types */
110*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_RD			0x40
111*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WR			0x41
112*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_RD		0x42
113*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_WR		0x43
114*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_INNER		0x44
115*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_REFILL_OUTER		0x45
116*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WB_VICTIM		0x46
117*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_WB_CLEAN			0x47
118*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_CACHE_INVAL			0x48
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_RD			0x4C
121*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_REFILL_WR			0x4D
122*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_RD				0x4E
123*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L1D_TLB_WR				0x4F
124*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_RD			0x50
125*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_WR			0x51
126*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_REFILL_RD		0x52
127*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_REFILL_WR		0x53
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_WB_VICTIM		0x56
130*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_WB_CLEAN			0x57
131*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L2D_CACHE_INVAL			0x58
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_REFILL_RD			0x5C
134*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_REFILL_WR			0x5D
135*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_RD				0x5E
136*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L2D_TLB_WR				0x5F
137*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_RD			0x60
138*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_WR			0x61
139*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_SHARED			0x62
140*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_NOT_SHARED		0x63
141*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_NORMAL			0x64
142*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_BUS_ACCESS_PERIPH			0x65
143*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_MEM_ACCESS_RD			0x66
144*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_MEM_ACCESS_WR			0x67
145*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_UNALIGNED_LD_SPEC			0x68
146*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_UNALIGNED_ST_SPEC			0x69
147*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_UNALIGNED_LDST_SPEC		0x6A
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_LDREX_SPEC				0x6C
150*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_STREX_PASS_SPEC			0x6D
151*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_STREX_FAIL_SPEC			0x6E
152*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_STREX_SPEC				0x6F
153*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_LD_SPEC				0x70
154*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_ST_SPEC				0x71
155*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_LDST_SPEC				0x72
156*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_DP_SPEC				0x73
157*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_ASE_SPEC				0x74
158*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_VFP_SPEC				0x75
159*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_PC_WRITE_SPEC			0x76
160*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_CRYPTO_SPEC			0x77
161*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_BR_IMMED_SPEC			0x78
162*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_BR_RETURN_SPEC			0x79
163*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_BR_INDIRECT_SPEC			0x7A
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_ISB_SPEC				0x7C
166*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_DSB_SPEC				0x7D
167*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_DMB_SPEC				0x7E
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_UNDEF				0x81
170*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_SVC				0x82
171*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_PABORT				0x83
172*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_DABORT				0x84
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_IRQ				0x86
175*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_FIQ				0x87
176*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_SMC				0x88
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_HVC				0x8A
179*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_PABORT			0x8B
180*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_DABORT			0x8C
181*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_OTHER			0x8D
182*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_IRQ			0x8E
183*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_EXC_TRAP_FIQ			0x8F
184*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_RC_LD_SPEC				0x90
185*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_RC_ST_SPEC				0x91
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_RD			0xA0
188*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_WR			0xA1
189*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_REFILL_RD		0xA2
190*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_REFILL_WR		0xA3
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_WB_VICTIM		0xA6
193*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_WB_CLEAN			0xA7
194*4882a593Smuzhiyun #define ARMV8_IMPDEF_PERFCTR_L3D_CACHE_INVAL			0xA8
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * Per-CPU PMCR: config reg
198*4882a593Smuzhiyun  */
199*4882a593Smuzhiyun #define ARMV8_PMU_PMCR_E	(1 << 0) /* Enable all counters */
200*4882a593Smuzhiyun #define ARMV8_PMU_PMCR_P	(1 << 1) /* Reset all counters */
201*4882a593Smuzhiyun #define ARMV8_PMU_PMCR_C	(1 << 2) /* Cycle counter reset */
202*4882a593Smuzhiyun #define ARMV8_PMU_PMCR_D	(1 << 3) /* CCNT counts every 64th cpu cycle */
203*4882a593Smuzhiyun #define ARMV8_PMU_PMCR_X	(1 << 4) /* Export to ETM */
204*4882a593Smuzhiyun #define ARMV8_PMU_PMCR_DP	(1 << 5) /* Disable CCNT if non-invasive debug*/
205*4882a593Smuzhiyun #define ARMV8_PMU_PMCR_LC	(1 << 6) /* Overflow on 64 bit cycle counter */
206*4882a593Smuzhiyun #define ARMV8_PMU_PMCR_LP	(1 << 7) /* Long event counter enable */
207*4882a593Smuzhiyun #define	ARMV8_PMU_PMCR_N_SHIFT	11	 /* Number of counters supported */
208*4882a593Smuzhiyun #define	ARMV8_PMU_PMCR_N_MASK	0x1f
209*4882a593Smuzhiyun #define	ARMV8_PMU_PMCR_MASK	0xff	 /* Mask for writable bits */
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun  * PMOVSR: counters overflow flag status reg
213*4882a593Smuzhiyun  */
214*4882a593Smuzhiyun #define	ARMV8_PMU_OVSR_MASK		0xffffffff	/* Mask for writable bits */
215*4882a593Smuzhiyun #define	ARMV8_PMU_OVERFLOWED_MASK	ARMV8_PMU_OVSR_MASK
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /*
218*4882a593Smuzhiyun  * PMXEVTYPER: Event selection reg
219*4882a593Smuzhiyun  */
220*4882a593Smuzhiyun #define	ARMV8_PMU_EVTYPE_MASK	0xc800ffff	/* Mask for writable bits */
221*4882a593Smuzhiyun #define	ARMV8_PMU_EVTYPE_EVENT	0xffff		/* Mask for EVENT bits */
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun  * Event filters for PMUv3
225*4882a593Smuzhiyun  */
226*4882a593Smuzhiyun #define	ARMV8_PMU_EXCLUDE_EL1	(1U << 31)
227*4882a593Smuzhiyun #define	ARMV8_PMU_EXCLUDE_EL0	(1U << 30)
228*4882a593Smuzhiyun #define	ARMV8_PMU_INCLUDE_EL2	(1U << 27)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun  * PMUSERENR: user enable reg
232*4882a593Smuzhiyun  */
233*4882a593Smuzhiyun #define ARMV8_PMU_USERENR_MASK	0xf		/* Mask for writable bits */
234*4882a593Smuzhiyun #define ARMV8_PMU_USERENR_EN	(1 << 0) /* PMU regs can be accessed at EL0 */
235*4882a593Smuzhiyun #define ARMV8_PMU_USERENR_SW	(1 << 1) /* PMSWINC can be written at EL0 */
236*4882a593Smuzhiyun #define ARMV8_PMU_USERENR_CR	(1 << 2) /* Cycle counter can be read at EL0 */
237*4882a593Smuzhiyun #define ARMV8_PMU_USERENR_ER	(1 << 3) /* Event counter can be read at EL0 */
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /* PMMIR_EL1.SLOTS mask */
240*4882a593Smuzhiyun #define ARMV8_PMU_SLOTS_MASK	0xff
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #ifdef CONFIG_PERF_EVENTS
243*4882a593Smuzhiyun struct pt_regs;
244*4882a593Smuzhiyun extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
245*4882a593Smuzhiyun extern unsigned long perf_misc_flags(struct pt_regs *regs);
246*4882a593Smuzhiyun #define perf_misc_flags(regs)	perf_misc_flags(regs)
247*4882a593Smuzhiyun #define perf_arch_bpf_user_pt_regs(regs) &regs->user_regs
248*4882a593Smuzhiyun #endif
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define perf_arch_fetch_caller_regs(regs, __ip) { \
251*4882a593Smuzhiyun 	(regs)->pc = (__ip);    \
252*4882a593Smuzhiyun 	(regs)->regs[29] = (unsigned long) __builtin_frame_address(0); \
253*4882a593Smuzhiyun 	(regs)->sp = current_stack_pointer; \
254*4882a593Smuzhiyun 	(regs)->pstate = PSR_MODE_EL1h;	\
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #endif
258