1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (C) 2012,2013 - ARM Ltd 4*4882a593Smuzhiyun * Author: Marc Zyngier <marc.zyngier@arm.com> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __ARM64_KVM_ARM_H__ 8*4882a593Smuzhiyun #define __ARM64_KVM_ARM_H__ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <asm/esr.h> 11*4882a593Smuzhiyun #include <asm/memory.h> 12*4882a593Smuzhiyun #include <asm/types.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* Hyp Configuration Register (HCR) bits */ 15*4882a593Smuzhiyun #define HCR_ATA (UL(1) << 56) 16*4882a593Smuzhiyun #define HCR_FWB (UL(1) << 46) 17*4882a593Smuzhiyun #define HCR_API (UL(1) << 41) 18*4882a593Smuzhiyun #define HCR_APK (UL(1) << 40) 19*4882a593Smuzhiyun #define HCR_TEA (UL(1) << 37) 20*4882a593Smuzhiyun #define HCR_TERR (UL(1) << 36) 21*4882a593Smuzhiyun #define HCR_TLOR (UL(1) << 35) 22*4882a593Smuzhiyun #define HCR_E2H (UL(1) << 34) 23*4882a593Smuzhiyun #define HCR_ID (UL(1) << 33) 24*4882a593Smuzhiyun #define HCR_CD (UL(1) << 32) 25*4882a593Smuzhiyun #define HCR_RW_SHIFT 31 26*4882a593Smuzhiyun #define HCR_RW (UL(1) << HCR_RW_SHIFT) 27*4882a593Smuzhiyun #define HCR_TRVM (UL(1) << 30) 28*4882a593Smuzhiyun #define HCR_HCD (UL(1) << 29) 29*4882a593Smuzhiyun #define HCR_TDZ (UL(1) << 28) 30*4882a593Smuzhiyun #define HCR_TGE (UL(1) << 27) 31*4882a593Smuzhiyun #define HCR_TVM (UL(1) << 26) 32*4882a593Smuzhiyun #define HCR_TTLB (UL(1) << 25) 33*4882a593Smuzhiyun #define HCR_TPU (UL(1) << 24) 34*4882a593Smuzhiyun #define HCR_TPC (UL(1) << 23) 35*4882a593Smuzhiyun #define HCR_TSW (UL(1) << 22) 36*4882a593Smuzhiyun #define HCR_TAC (UL(1) << 21) 37*4882a593Smuzhiyun #define HCR_TIDCP (UL(1) << 20) 38*4882a593Smuzhiyun #define HCR_TSC (UL(1) << 19) 39*4882a593Smuzhiyun #define HCR_TID3 (UL(1) << 18) 40*4882a593Smuzhiyun #define HCR_TID2 (UL(1) << 17) 41*4882a593Smuzhiyun #define HCR_TID1 (UL(1) << 16) 42*4882a593Smuzhiyun #define HCR_TID0 (UL(1) << 15) 43*4882a593Smuzhiyun #define HCR_TWE (UL(1) << 14) 44*4882a593Smuzhiyun #define HCR_TWI (UL(1) << 13) 45*4882a593Smuzhiyun #define HCR_DC (UL(1) << 12) 46*4882a593Smuzhiyun #define HCR_BSU (3 << 10) 47*4882a593Smuzhiyun #define HCR_BSU_IS (UL(1) << 10) 48*4882a593Smuzhiyun #define HCR_FB (UL(1) << 9) 49*4882a593Smuzhiyun #define HCR_VSE (UL(1) << 8) 50*4882a593Smuzhiyun #define HCR_VI (UL(1) << 7) 51*4882a593Smuzhiyun #define HCR_VF (UL(1) << 6) 52*4882a593Smuzhiyun #define HCR_AMO (UL(1) << 5) 53*4882a593Smuzhiyun #define HCR_IMO (UL(1) << 4) 54*4882a593Smuzhiyun #define HCR_FMO (UL(1) << 3) 55*4882a593Smuzhiyun #define HCR_PTW (UL(1) << 2) 56*4882a593Smuzhiyun #define HCR_SWIO (UL(1) << 1) 57*4882a593Smuzhiyun #define HCR_VM (UL(1) << 0) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* 60*4882a593Smuzhiyun * The bits we set in HCR: 61*4882a593Smuzhiyun * TLOR: Trap LORegion register accesses 62*4882a593Smuzhiyun * RW: 64bit by default, can be overridden for 32bit VMs 63*4882a593Smuzhiyun * TAC: Trap ACTLR 64*4882a593Smuzhiyun * TSC: Trap SMC 65*4882a593Smuzhiyun * TSW: Trap cache operations by set/way 66*4882a593Smuzhiyun * TWE: Trap WFE 67*4882a593Smuzhiyun * TWI: Trap WFI 68*4882a593Smuzhiyun * TIDCP: Trap L2CTLR/L2ECTLR 69*4882a593Smuzhiyun * BSU_IS: Upgrade barriers to the inner shareable domain 70*4882a593Smuzhiyun * FB: Force broadcast of all maintenance operations 71*4882a593Smuzhiyun * AMO: Override CPSR.A and enable signaling with VA 72*4882a593Smuzhiyun * IMO: Override CPSR.I and enable signaling with VI 73*4882a593Smuzhiyun * FMO: Override CPSR.F and enable signaling with VF 74*4882a593Smuzhiyun * SWIO: Turn set/way invalidates into set/way clean+invalidate 75*4882a593Smuzhiyun * PTW: Take a stage2 fault if a stage1 walk steps in device memory 76*4882a593Smuzhiyun */ 77*4882a593Smuzhiyun #define HCR_GUEST_FLAGS (HCR_TSC | HCR_TSW | HCR_TWE | HCR_TWI | HCR_VM | \ 78*4882a593Smuzhiyun HCR_BSU_IS | HCR_FB | HCR_TAC | \ 79*4882a593Smuzhiyun HCR_AMO | HCR_SWIO | HCR_TIDCP | HCR_RW | HCR_TLOR | \ 80*4882a593Smuzhiyun HCR_FMO | HCR_IMO | HCR_PTW ) 81*4882a593Smuzhiyun #define HCR_VIRT_EXCP_MASK (HCR_VSE | HCR_VI | HCR_VF) 82*4882a593Smuzhiyun #define HCR_HOST_NVHE_FLAGS (HCR_RW | HCR_API | HCR_APK | HCR_ATA) 83*4882a593Smuzhiyun #define HCR_HOST_NVHE_PROTECTED_FLAGS (HCR_HOST_NVHE_FLAGS | HCR_TSC) 84*4882a593Smuzhiyun #define HCR_HOST_VHE_FLAGS (HCR_RW | HCR_TGE | HCR_E2H) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* TCR_EL2 Registers bits */ 87*4882a593Smuzhiyun #define TCR_EL2_RES1 ((1U << 31) | (1 << 23)) 88*4882a593Smuzhiyun #define TCR_EL2_TBI (1 << 20) 89*4882a593Smuzhiyun #define TCR_EL2_PS_SHIFT 16 90*4882a593Smuzhiyun #define TCR_EL2_PS_MASK (7 << TCR_EL2_PS_SHIFT) 91*4882a593Smuzhiyun #define TCR_EL2_PS_40B (2 << TCR_EL2_PS_SHIFT) 92*4882a593Smuzhiyun #define TCR_EL2_TG0_MASK TCR_TG0_MASK 93*4882a593Smuzhiyun #define TCR_EL2_SH0_MASK TCR_SH0_MASK 94*4882a593Smuzhiyun #define TCR_EL2_ORGN0_MASK TCR_ORGN0_MASK 95*4882a593Smuzhiyun #define TCR_EL2_IRGN0_MASK TCR_IRGN0_MASK 96*4882a593Smuzhiyun #define TCR_EL2_T0SZ_MASK 0x3f 97*4882a593Smuzhiyun #define TCR_EL2_MASK (TCR_EL2_TG0_MASK | TCR_EL2_SH0_MASK | \ 98*4882a593Smuzhiyun TCR_EL2_ORGN0_MASK | TCR_EL2_IRGN0_MASK | TCR_EL2_T0SZ_MASK) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* VTCR_EL2 Registers bits */ 101*4882a593Smuzhiyun #define VTCR_EL2_RES1 (1U << 31) 102*4882a593Smuzhiyun #define VTCR_EL2_HD (1 << 22) 103*4882a593Smuzhiyun #define VTCR_EL2_HA (1 << 21) 104*4882a593Smuzhiyun #define VTCR_EL2_PS_SHIFT TCR_EL2_PS_SHIFT 105*4882a593Smuzhiyun #define VTCR_EL2_PS_MASK TCR_EL2_PS_MASK 106*4882a593Smuzhiyun #define VTCR_EL2_TG0_MASK TCR_TG0_MASK 107*4882a593Smuzhiyun #define VTCR_EL2_TG0_4K TCR_TG0_4K 108*4882a593Smuzhiyun #define VTCR_EL2_TG0_16K TCR_TG0_16K 109*4882a593Smuzhiyun #define VTCR_EL2_TG0_64K TCR_TG0_64K 110*4882a593Smuzhiyun #define VTCR_EL2_SH0_MASK TCR_SH0_MASK 111*4882a593Smuzhiyun #define VTCR_EL2_SH0_INNER TCR_SH0_INNER 112*4882a593Smuzhiyun #define VTCR_EL2_ORGN0_MASK TCR_ORGN0_MASK 113*4882a593Smuzhiyun #define VTCR_EL2_ORGN0_WBWA TCR_ORGN0_WBWA 114*4882a593Smuzhiyun #define VTCR_EL2_IRGN0_MASK TCR_IRGN0_MASK 115*4882a593Smuzhiyun #define VTCR_EL2_IRGN0_WBWA TCR_IRGN0_WBWA 116*4882a593Smuzhiyun #define VTCR_EL2_SL0_SHIFT 6 117*4882a593Smuzhiyun #define VTCR_EL2_SL0_MASK (3 << VTCR_EL2_SL0_SHIFT) 118*4882a593Smuzhiyun #define VTCR_EL2_T0SZ_MASK 0x3f 119*4882a593Smuzhiyun #define VTCR_EL2_VS_SHIFT 19 120*4882a593Smuzhiyun #define VTCR_EL2_VS_8BIT (0 << VTCR_EL2_VS_SHIFT) 121*4882a593Smuzhiyun #define VTCR_EL2_VS_16BIT (1 << VTCR_EL2_VS_SHIFT) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define VTCR_EL2_T0SZ(x) TCR_T0SZ(x) 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* 126*4882a593Smuzhiyun * We configure the Stage-2 page tables to always restrict the IPA space to be 127*4882a593Smuzhiyun * 40 bits wide (T0SZ = 24). Systems with a PARange smaller than 40 bits are 128*4882a593Smuzhiyun * not known to exist and will break with this configuration. 129*4882a593Smuzhiyun * 130*4882a593Smuzhiyun * The VTCR_EL2 is configured per VM and is initialised in kvm_arm_setup_stage2(). 131*4882a593Smuzhiyun * 132*4882a593Smuzhiyun * Note that when using 4K pages, we concatenate two first level page tables 133*4882a593Smuzhiyun * together. With 16K pages, we concatenate 16 first level page tables. 134*4882a593Smuzhiyun * 135*4882a593Smuzhiyun */ 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define VTCR_EL2_COMMON_BITS (VTCR_EL2_SH0_INNER | VTCR_EL2_ORGN0_WBWA | \ 138*4882a593Smuzhiyun VTCR_EL2_IRGN0_WBWA | VTCR_EL2_RES1) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* 141*4882a593Smuzhiyun * VTCR_EL2:SL0 indicates the entry level for Stage2 translation. 142*4882a593Smuzhiyun * Interestingly, it depends on the page size. 143*4882a593Smuzhiyun * See D.10.2.121, VTCR_EL2, in ARM DDI 0487C.a 144*4882a593Smuzhiyun * 145*4882a593Smuzhiyun * ----------------------------------------- 146*4882a593Smuzhiyun * | Entry level | 4K | 16K/64K | 147*4882a593Smuzhiyun * ------------------------------------------ 148*4882a593Smuzhiyun * | Level: 0 | 2 | - | 149*4882a593Smuzhiyun * ------------------------------------------ 150*4882a593Smuzhiyun * | Level: 1 | 1 | 2 | 151*4882a593Smuzhiyun * ------------------------------------------ 152*4882a593Smuzhiyun * | Level: 2 | 0 | 1 | 153*4882a593Smuzhiyun * ------------------------------------------ 154*4882a593Smuzhiyun * | Level: 3 | - | 0 | 155*4882a593Smuzhiyun * ------------------------------------------ 156*4882a593Smuzhiyun * 157*4882a593Smuzhiyun * The table roughly translates to : 158*4882a593Smuzhiyun * 159*4882a593Smuzhiyun * SL0(PAGE_SIZE, Entry_level) = TGRAN_SL0_BASE - Entry_Level 160*4882a593Smuzhiyun * 161*4882a593Smuzhiyun * Where TGRAN_SL0_BASE is a magic number depending on the page size: 162*4882a593Smuzhiyun * TGRAN_SL0_BASE(4K) = 2 163*4882a593Smuzhiyun * TGRAN_SL0_BASE(16K) = 3 164*4882a593Smuzhiyun * TGRAN_SL0_BASE(64K) = 3 165*4882a593Smuzhiyun * provided we take care of ruling out the unsupported cases and 166*4882a593Smuzhiyun * Entry_Level = 4 - Number_of_levels. 167*4882a593Smuzhiyun * 168*4882a593Smuzhiyun */ 169*4882a593Smuzhiyun #ifdef CONFIG_ARM64_64K_PAGES 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define VTCR_EL2_TGRAN VTCR_EL2_TG0_64K 172*4882a593Smuzhiyun #define VTCR_EL2_TGRAN_SL0_BASE 3UL 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #elif defined(CONFIG_ARM64_16K_PAGES) 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define VTCR_EL2_TGRAN VTCR_EL2_TG0_16K 177*4882a593Smuzhiyun #define VTCR_EL2_TGRAN_SL0_BASE 3UL 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #else /* 4K */ 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #define VTCR_EL2_TGRAN VTCR_EL2_TG0_4K 182*4882a593Smuzhiyun #define VTCR_EL2_TGRAN_SL0_BASE 2UL 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #endif 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define VTCR_EL2_LVLS_TO_SL0(levels) \ 187*4882a593Smuzhiyun ((VTCR_EL2_TGRAN_SL0_BASE - (4 - (levels))) << VTCR_EL2_SL0_SHIFT) 188*4882a593Smuzhiyun #define VTCR_EL2_SL0_TO_LVLS(sl0) \ 189*4882a593Smuzhiyun ((sl0) + 4 - VTCR_EL2_TGRAN_SL0_BASE) 190*4882a593Smuzhiyun #define VTCR_EL2_LVLS(vtcr) \ 191*4882a593Smuzhiyun VTCR_EL2_SL0_TO_LVLS(((vtcr) & VTCR_EL2_SL0_MASK) >> VTCR_EL2_SL0_SHIFT) 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define VTCR_EL2_FLAGS (VTCR_EL2_COMMON_BITS | VTCR_EL2_TGRAN) 194*4882a593Smuzhiyun #define VTCR_EL2_IPA(vtcr) (64 - ((vtcr) & VTCR_EL2_T0SZ_MASK)) 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* 197*4882a593Smuzhiyun * ARM VMSAv8-64 defines an algorithm for finding the translation table 198*4882a593Smuzhiyun * descriptors in section D4.2.8 in ARM DDI 0487C.a. 199*4882a593Smuzhiyun * 200*4882a593Smuzhiyun * The algorithm defines the expectations on the translation table 201*4882a593Smuzhiyun * addresses for each level, based on PAGE_SIZE, entry level 202*4882a593Smuzhiyun * and the translation table size (T0SZ). The variable "x" in the 203*4882a593Smuzhiyun * algorithm determines the alignment of a table base address at a given 204*4882a593Smuzhiyun * level and thus determines the alignment of VTTBR:BADDR for stage2 205*4882a593Smuzhiyun * page table entry level. 206*4882a593Smuzhiyun * Since the number of bits resolved at the entry level could vary 207*4882a593Smuzhiyun * depending on the T0SZ, the value of "x" is defined based on a 208*4882a593Smuzhiyun * Magic constant for a given PAGE_SIZE and Entry Level. The 209*4882a593Smuzhiyun * intermediate levels must be always aligned to the PAGE_SIZE (i.e, 210*4882a593Smuzhiyun * x = PAGE_SHIFT). 211*4882a593Smuzhiyun * 212*4882a593Smuzhiyun * The value of "x" for entry level is calculated as : 213*4882a593Smuzhiyun * x = Magic_N - T0SZ 214*4882a593Smuzhiyun * 215*4882a593Smuzhiyun * where Magic_N is an integer depending on the page size and the entry 216*4882a593Smuzhiyun * level of the page table as below: 217*4882a593Smuzhiyun * 218*4882a593Smuzhiyun * -------------------------------------------- 219*4882a593Smuzhiyun * | Entry level | 4K 16K 64K | 220*4882a593Smuzhiyun * -------------------------------------------- 221*4882a593Smuzhiyun * | Level: 0 (4 levels) | 28 | - | - | 222*4882a593Smuzhiyun * -------------------------------------------- 223*4882a593Smuzhiyun * | Level: 1 (3 levels) | 37 | 31 | 25 | 224*4882a593Smuzhiyun * -------------------------------------------- 225*4882a593Smuzhiyun * | Level: 2 (2 levels) | 46 | 42 | 38 | 226*4882a593Smuzhiyun * -------------------------------------------- 227*4882a593Smuzhiyun * | Level: 3 (1 level) | - | 53 | 51 | 228*4882a593Smuzhiyun * -------------------------------------------- 229*4882a593Smuzhiyun * 230*4882a593Smuzhiyun * We have a magic formula for the Magic_N below: 231*4882a593Smuzhiyun * 232*4882a593Smuzhiyun * Magic_N(PAGE_SIZE, Level) = 64 - ((PAGE_SHIFT - 3) * Number_of_levels) 233*4882a593Smuzhiyun * 234*4882a593Smuzhiyun * where Number_of_levels = (4 - Level). We are only interested in the 235*4882a593Smuzhiyun * value for Entry_Level for the stage2 page table. 236*4882a593Smuzhiyun * 237*4882a593Smuzhiyun * So, given that T0SZ = (64 - IPA_SHIFT), we can compute 'x' as follows: 238*4882a593Smuzhiyun * 239*4882a593Smuzhiyun * x = (64 - ((PAGE_SHIFT - 3) * Number_of_levels)) - (64 - IPA_SHIFT) 240*4882a593Smuzhiyun * = IPA_SHIFT - ((PAGE_SHIFT - 3) * Number of levels) 241*4882a593Smuzhiyun * 242*4882a593Smuzhiyun * Here is one way to explain the Magic Formula: 243*4882a593Smuzhiyun * 244*4882a593Smuzhiyun * x = log2(Size_of_Entry_Level_Table) 245*4882a593Smuzhiyun * 246*4882a593Smuzhiyun * Since, we can resolve (PAGE_SHIFT - 3) bits at each level, and another 247*4882a593Smuzhiyun * PAGE_SHIFT bits in the PTE, we have : 248*4882a593Smuzhiyun * 249*4882a593Smuzhiyun * Bits_Entry_level = IPA_SHIFT - ((PAGE_SHIFT - 3) * (n - 1) + PAGE_SHIFT) 250*4882a593Smuzhiyun * = IPA_SHIFT - (PAGE_SHIFT - 3) * n - 3 251*4882a593Smuzhiyun * where n = number of levels, and since each pointer is 8bytes, we have: 252*4882a593Smuzhiyun * 253*4882a593Smuzhiyun * x = Bits_Entry_Level + 3 254*4882a593Smuzhiyun * = IPA_SHIFT - (PAGE_SHIFT - 3) * n 255*4882a593Smuzhiyun * 256*4882a593Smuzhiyun * The only constraint here is that, we have to find the number of page table 257*4882a593Smuzhiyun * levels for a given IPA size (which we do, see stage2_pt_levels()) 258*4882a593Smuzhiyun */ 259*4882a593Smuzhiyun #define ARM64_VTTBR_X(ipa, levels) ((ipa) - ((levels) * (PAGE_SHIFT - 3))) 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #define VTTBR_CNP_BIT (UL(1)) 262*4882a593Smuzhiyun #define VTTBR_VMID_SHIFT (UL(48)) 263*4882a593Smuzhiyun #define VTTBR_VMID_MASK(size) (_AT(u64, (1 << size) - 1) << VTTBR_VMID_SHIFT) 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* Hyp System Trap Register */ 266*4882a593Smuzhiyun #define HSTR_EL2_T(x) (1 << x) 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* Hyp Coprocessor Trap Register Shifts */ 269*4882a593Smuzhiyun #define CPTR_EL2_TFP_SHIFT 10 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* Hyp Coprocessor Trap Register */ 272*4882a593Smuzhiyun #define CPTR_EL2_TCPAC (1U << 31) 273*4882a593Smuzhiyun #define CPTR_EL2_TAM (1 << 30) 274*4882a593Smuzhiyun #define CPTR_EL2_TTA (1 << 20) 275*4882a593Smuzhiyun #define CPTR_EL2_TFP (1 << CPTR_EL2_TFP_SHIFT) 276*4882a593Smuzhiyun #define CPTR_EL2_TZ (1 << 8) 277*4882a593Smuzhiyun #define CPTR_EL2_RES1 0x000032ff /* known RES1 bits in CPTR_EL2 */ 278*4882a593Smuzhiyun #define CPTR_EL2_DEFAULT CPTR_EL2_RES1 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun /* Hyp Debug Configuration Register bits */ 281*4882a593Smuzhiyun #define MDCR_EL2_E2TB_MASK (UL(0x3)) 282*4882a593Smuzhiyun #define MDCR_EL2_E2TB_SHIFT (UL(24)) 283*4882a593Smuzhiyun #define MDCR_EL2_TTRF (1 << 19) 284*4882a593Smuzhiyun #define MDCR_EL2_TPMS (1 << 14) 285*4882a593Smuzhiyun #define MDCR_EL2_E2PB_MASK (UL(0x3)) 286*4882a593Smuzhiyun #define MDCR_EL2_E2PB_SHIFT (UL(12)) 287*4882a593Smuzhiyun #define MDCR_EL2_TDRA (1 << 11) 288*4882a593Smuzhiyun #define MDCR_EL2_TDOSA (1 << 10) 289*4882a593Smuzhiyun #define MDCR_EL2_TDA (1 << 9) 290*4882a593Smuzhiyun #define MDCR_EL2_TDE (1 << 8) 291*4882a593Smuzhiyun #define MDCR_EL2_HPME (1 << 7) 292*4882a593Smuzhiyun #define MDCR_EL2_TPM (1 << 6) 293*4882a593Smuzhiyun #define MDCR_EL2_TPMCR (1 << 5) 294*4882a593Smuzhiyun #define MDCR_EL2_HPMN_MASK (0x1F) 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun /* For compatibility with fault code shared with 32-bit */ 297*4882a593Smuzhiyun #define FSC_FAULT ESR_ELx_FSC_FAULT 298*4882a593Smuzhiyun #define FSC_ACCESS ESR_ELx_FSC_ACCESS 299*4882a593Smuzhiyun #define FSC_PERM ESR_ELx_FSC_PERM 300*4882a593Smuzhiyun #define FSC_SEA ESR_ELx_FSC_EXTABT 301*4882a593Smuzhiyun #define FSC_SEA_TTW0 (0x14) 302*4882a593Smuzhiyun #define FSC_SEA_TTW1 (0x15) 303*4882a593Smuzhiyun #define FSC_SEA_TTW2 (0x16) 304*4882a593Smuzhiyun #define FSC_SEA_TTW3 (0x17) 305*4882a593Smuzhiyun #define FSC_SECC (0x18) 306*4882a593Smuzhiyun #define FSC_SECC_TTW0 (0x1c) 307*4882a593Smuzhiyun #define FSC_SECC_TTW1 (0x1d) 308*4882a593Smuzhiyun #define FSC_SECC_TTW2 (0x1e) 309*4882a593Smuzhiyun #define FSC_SECC_TTW3 (0x1f) 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun /* Hyp Prefetch Fault Address Register (HPFAR/HDFAR) */ 312*4882a593Smuzhiyun #define HPFAR_MASK (~UL(0xf)) 313*4882a593Smuzhiyun /* 314*4882a593Smuzhiyun * We have 315*4882a593Smuzhiyun * PAR [PA_Shift - 1 : 12] = PA [PA_Shift - 1 : 12] 316*4882a593Smuzhiyun * HPFAR [PA_Shift - 9 : 4] = FIPA [PA_Shift - 1 : 12] 317*4882a593Smuzhiyun */ 318*4882a593Smuzhiyun #define PAR_TO_HPFAR(par) \ 319*4882a593Smuzhiyun (((par) & GENMASK_ULL(PHYS_MASK_SHIFT - 1, 12)) >> 8) 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #define ECN(x) { ESR_ELx_EC_##x, #x } 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define kvm_arm_exception_class \ 324*4882a593Smuzhiyun ECN(UNKNOWN), ECN(WFx), ECN(CP15_32), ECN(CP15_64), ECN(CP14_MR), \ 325*4882a593Smuzhiyun ECN(CP14_LS), ECN(FP_ASIMD), ECN(CP10_ID), ECN(PAC), ECN(CP14_64), \ 326*4882a593Smuzhiyun ECN(SVC64), ECN(HVC64), ECN(SMC64), ECN(SYS64), ECN(SVE), \ 327*4882a593Smuzhiyun ECN(IMP_DEF), ECN(IABT_LOW), ECN(IABT_CUR), \ 328*4882a593Smuzhiyun ECN(PC_ALIGN), ECN(DABT_LOW), ECN(DABT_CUR), \ 329*4882a593Smuzhiyun ECN(SP_ALIGN), ECN(FP_EXC32), ECN(FP_EXC64), ECN(SERROR), \ 330*4882a593Smuzhiyun ECN(BREAKPT_LOW), ECN(BREAKPT_CUR), ECN(SOFTSTP_LOW), \ 331*4882a593Smuzhiyun ECN(SOFTSTP_CUR), ECN(WATCHPT_LOW), ECN(WATCHPT_CUR), \ 332*4882a593Smuzhiyun ECN(BKPT32), ECN(VECTOR32), ECN(BRK64) 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun #define CPACR_EL1_FPEN (3 << 20) 335*4882a593Smuzhiyun #define CPACR_EL1_TTA (1 << 28) 336*4882a593Smuzhiyun #define CPACR_EL1_DEFAULT (CPACR_EL1_FPEN | CPACR_EL1_ZEN_EL1EN) 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun #endif /* __ARM64_KVM_ARM_H__ */ 339