1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2013 Huawei Ltd.
4*4882a593Smuzhiyun * Author: Jiang Liu <liuj97@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2014 Zi Shen Lim <zlim.lnx@gmail.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun #ifndef __ASM_INSN_H
9*4882a593Smuzhiyun #define __ASM_INSN_H
10*4882a593Smuzhiyun #include <linux/build_bug.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <asm/alternative.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #ifndef __ASSEMBLY__
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun * ARM Architecture Reference Manual for ARMv8 Profile-A, Issue A.a
18*4882a593Smuzhiyun * Section C3.1 "A64 instruction index by encoding":
19*4882a593Smuzhiyun * AArch64 main encoding table
20*4882a593Smuzhiyun * Bit position
21*4882a593Smuzhiyun * 28 27 26 25 Encoding Group
22*4882a593Smuzhiyun * 0 0 - - Unallocated
23*4882a593Smuzhiyun * 1 0 0 - Data processing, immediate
24*4882a593Smuzhiyun * 1 0 1 - Branch, exception generation and system instructions
25*4882a593Smuzhiyun * - 1 - 0 Loads and stores
26*4882a593Smuzhiyun * - 1 0 1 Data processing - register
27*4882a593Smuzhiyun * 0 1 1 1 Data processing - SIMD and floating point
28*4882a593Smuzhiyun * 1 1 1 1 Data processing - SIMD and floating point
29*4882a593Smuzhiyun * "-" means "don't care"
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun enum aarch64_insn_encoding_class {
32*4882a593Smuzhiyun AARCH64_INSN_CLS_UNKNOWN, /* UNALLOCATED */
33*4882a593Smuzhiyun AARCH64_INSN_CLS_DP_IMM, /* Data processing - immediate */
34*4882a593Smuzhiyun AARCH64_INSN_CLS_DP_REG, /* Data processing - register */
35*4882a593Smuzhiyun AARCH64_INSN_CLS_DP_FPSIMD, /* Data processing - SIMD and FP */
36*4882a593Smuzhiyun AARCH64_INSN_CLS_LDST, /* Loads and stores */
37*4882a593Smuzhiyun AARCH64_INSN_CLS_BR_SYS, /* Branch, exception generation and
38*4882a593Smuzhiyun * system instructions */
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun enum aarch64_insn_hint_cr_op {
42*4882a593Smuzhiyun AARCH64_INSN_HINT_NOP = 0x0 << 5,
43*4882a593Smuzhiyun AARCH64_INSN_HINT_YIELD = 0x1 << 5,
44*4882a593Smuzhiyun AARCH64_INSN_HINT_WFE = 0x2 << 5,
45*4882a593Smuzhiyun AARCH64_INSN_HINT_WFI = 0x3 << 5,
46*4882a593Smuzhiyun AARCH64_INSN_HINT_SEV = 0x4 << 5,
47*4882a593Smuzhiyun AARCH64_INSN_HINT_SEVL = 0x5 << 5,
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun AARCH64_INSN_HINT_XPACLRI = 0x07 << 5,
50*4882a593Smuzhiyun AARCH64_INSN_HINT_PACIA_1716 = 0x08 << 5,
51*4882a593Smuzhiyun AARCH64_INSN_HINT_PACIB_1716 = 0x0A << 5,
52*4882a593Smuzhiyun AARCH64_INSN_HINT_AUTIA_1716 = 0x0C << 5,
53*4882a593Smuzhiyun AARCH64_INSN_HINT_AUTIB_1716 = 0x0E << 5,
54*4882a593Smuzhiyun AARCH64_INSN_HINT_PACIAZ = 0x18 << 5,
55*4882a593Smuzhiyun AARCH64_INSN_HINT_PACIASP = 0x19 << 5,
56*4882a593Smuzhiyun AARCH64_INSN_HINT_PACIBZ = 0x1A << 5,
57*4882a593Smuzhiyun AARCH64_INSN_HINT_PACIBSP = 0x1B << 5,
58*4882a593Smuzhiyun AARCH64_INSN_HINT_AUTIAZ = 0x1C << 5,
59*4882a593Smuzhiyun AARCH64_INSN_HINT_AUTIASP = 0x1D << 5,
60*4882a593Smuzhiyun AARCH64_INSN_HINT_AUTIBZ = 0x1E << 5,
61*4882a593Smuzhiyun AARCH64_INSN_HINT_AUTIBSP = 0x1F << 5,
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun AARCH64_INSN_HINT_ESB = 0x10 << 5,
64*4882a593Smuzhiyun AARCH64_INSN_HINT_PSB = 0x11 << 5,
65*4882a593Smuzhiyun AARCH64_INSN_HINT_TSB = 0x12 << 5,
66*4882a593Smuzhiyun AARCH64_INSN_HINT_CSDB = 0x14 << 5,
67*4882a593Smuzhiyun AARCH64_INSN_HINT_CLEARBHB = 0x16 << 5,
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun AARCH64_INSN_HINT_BTI = 0x20 << 5,
70*4882a593Smuzhiyun AARCH64_INSN_HINT_BTIC = 0x22 << 5,
71*4882a593Smuzhiyun AARCH64_INSN_HINT_BTIJ = 0x24 << 5,
72*4882a593Smuzhiyun AARCH64_INSN_HINT_BTIJC = 0x26 << 5,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun enum aarch64_insn_imm_type {
76*4882a593Smuzhiyun AARCH64_INSN_IMM_ADR,
77*4882a593Smuzhiyun AARCH64_INSN_IMM_26,
78*4882a593Smuzhiyun AARCH64_INSN_IMM_19,
79*4882a593Smuzhiyun AARCH64_INSN_IMM_16,
80*4882a593Smuzhiyun AARCH64_INSN_IMM_14,
81*4882a593Smuzhiyun AARCH64_INSN_IMM_12,
82*4882a593Smuzhiyun AARCH64_INSN_IMM_9,
83*4882a593Smuzhiyun AARCH64_INSN_IMM_7,
84*4882a593Smuzhiyun AARCH64_INSN_IMM_6,
85*4882a593Smuzhiyun AARCH64_INSN_IMM_S,
86*4882a593Smuzhiyun AARCH64_INSN_IMM_R,
87*4882a593Smuzhiyun AARCH64_INSN_IMM_N,
88*4882a593Smuzhiyun AARCH64_INSN_IMM_MAX
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun enum aarch64_insn_register_type {
92*4882a593Smuzhiyun AARCH64_INSN_REGTYPE_RT,
93*4882a593Smuzhiyun AARCH64_INSN_REGTYPE_RN,
94*4882a593Smuzhiyun AARCH64_INSN_REGTYPE_RT2,
95*4882a593Smuzhiyun AARCH64_INSN_REGTYPE_RM,
96*4882a593Smuzhiyun AARCH64_INSN_REGTYPE_RD,
97*4882a593Smuzhiyun AARCH64_INSN_REGTYPE_RA,
98*4882a593Smuzhiyun AARCH64_INSN_REGTYPE_RS,
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun enum aarch64_insn_register {
102*4882a593Smuzhiyun AARCH64_INSN_REG_0 = 0,
103*4882a593Smuzhiyun AARCH64_INSN_REG_1 = 1,
104*4882a593Smuzhiyun AARCH64_INSN_REG_2 = 2,
105*4882a593Smuzhiyun AARCH64_INSN_REG_3 = 3,
106*4882a593Smuzhiyun AARCH64_INSN_REG_4 = 4,
107*4882a593Smuzhiyun AARCH64_INSN_REG_5 = 5,
108*4882a593Smuzhiyun AARCH64_INSN_REG_6 = 6,
109*4882a593Smuzhiyun AARCH64_INSN_REG_7 = 7,
110*4882a593Smuzhiyun AARCH64_INSN_REG_8 = 8,
111*4882a593Smuzhiyun AARCH64_INSN_REG_9 = 9,
112*4882a593Smuzhiyun AARCH64_INSN_REG_10 = 10,
113*4882a593Smuzhiyun AARCH64_INSN_REG_11 = 11,
114*4882a593Smuzhiyun AARCH64_INSN_REG_12 = 12,
115*4882a593Smuzhiyun AARCH64_INSN_REG_13 = 13,
116*4882a593Smuzhiyun AARCH64_INSN_REG_14 = 14,
117*4882a593Smuzhiyun AARCH64_INSN_REG_15 = 15,
118*4882a593Smuzhiyun AARCH64_INSN_REG_16 = 16,
119*4882a593Smuzhiyun AARCH64_INSN_REG_17 = 17,
120*4882a593Smuzhiyun AARCH64_INSN_REG_18 = 18,
121*4882a593Smuzhiyun AARCH64_INSN_REG_19 = 19,
122*4882a593Smuzhiyun AARCH64_INSN_REG_20 = 20,
123*4882a593Smuzhiyun AARCH64_INSN_REG_21 = 21,
124*4882a593Smuzhiyun AARCH64_INSN_REG_22 = 22,
125*4882a593Smuzhiyun AARCH64_INSN_REG_23 = 23,
126*4882a593Smuzhiyun AARCH64_INSN_REG_24 = 24,
127*4882a593Smuzhiyun AARCH64_INSN_REG_25 = 25,
128*4882a593Smuzhiyun AARCH64_INSN_REG_26 = 26,
129*4882a593Smuzhiyun AARCH64_INSN_REG_27 = 27,
130*4882a593Smuzhiyun AARCH64_INSN_REG_28 = 28,
131*4882a593Smuzhiyun AARCH64_INSN_REG_29 = 29,
132*4882a593Smuzhiyun AARCH64_INSN_REG_FP = 29, /* Frame pointer */
133*4882a593Smuzhiyun AARCH64_INSN_REG_30 = 30,
134*4882a593Smuzhiyun AARCH64_INSN_REG_LR = 30, /* Link register */
135*4882a593Smuzhiyun AARCH64_INSN_REG_ZR = 31, /* Zero: as source register */
136*4882a593Smuzhiyun AARCH64_INSN_REG_SP = 31 /* Stack pointer: as load/store base reg */
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun enum aarch64_insn_special_register {
140*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_SPSR_EL1 = 0xC200,
141*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_ELR_EL1 = 0xC201,
142*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_SP_EL0 = 0xC208,
143*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_SPSEL = 0xC210,
144*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_CURRENTEL = 0xC212,
145*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_DAIF = 0xDA11,
146*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_NZCV = 0xDA10,
147*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_FPCR = 0xDA20,
148*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_DSPSR_EL0 = 0xDA28,
149*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_DLR_EL0 = 0xDA29,
150*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_SPSR_EL2 = 0xE200,
151*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_ELR_EL2 = 0xE201,
152*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_SP_EL1 = 0xE208,
153*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_SPSR_INQ = 0xE218,
154*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_SPSR_ABT = 0xE219,
155*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_SPSR_UND = 0xE21A,
156*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_SPSR_FIQ = 0xE21B,
157*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_SPSR_EL3 = 0xF200,
158*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_ELR_EL3 = 0xF201,
159*4882a593Smuzhiyun AARCH64_INSN_SPCLREG_SP_EL2 = 0xF210
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun enum aarch64_insn_variant {
163*4882a593Smuzhiyun AARCH64_INSN_VARIANT_32BIT,
164*4882a593Smuzhiyun AARCH64_INSN_VARIANT_64BIT
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun enum aarch64_insn_condition {
168*4882a593Smuzhiyun AARCH64_INSN_COND_EQ = 0x0, /* == */
169*4882a593Smuzhiyun AARCH64_INSN_COND_NE = 0x1, /* != */
170*4882a593Smuzhiyun AARCH64_INSN_COND_CS = 0x2, /* unsigned >= */
171*4882a593Smuzhiyun AARCH64_INSN_COND_CC = 0x3, /* unsigned < */
172*4882a593Smuzhiyun AARCH64_INSN_COND_MI = 0x4, /* < 0 */
173*4882a593Smuzhiyun AARCH64_INSN_COND_PL = 0x5, /* >= 0 */
174*4882a593Smuzhiyun AARCH64_INSN_COND_VS = 0x6, /* overflow */
175*4882a593Smuzhiyun AARCH64_INSN_COND_VC = 0x7, /* no overflow */
176*4882a593Smuzhiyun AARCH64_INSN_COND_HI = 0x8, /* unsigned > */
177*4882a593Smuzhiyun AARCH64_INSN_COND_LS = 0x9, /* unsigned <= */
178*4882a593Smuzhiyun AARCH64_INSN_COND_GE = 0xa, /* signed >= */
179*4882a593Smuzhiyun AARCH64_INSN_COND_LT = 0xb, /* signed < */
180*4882a593Smuzhiyun AARCH64_INSN_COND_GT = 0xc, /* signed > */
181*4882a593Smuzhiyun AARCH64_INSN_COND_LE = 0xd, /* signed <= */
182*4882a593Smuzhiyun AARCH64_INSN_COND_AL = 0xe, /* always */
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun enum aarch64_insn_branch_type {
186*4882a593Smuzhiyun AARCH64_INSN_BRANCH_NOLINK,
187*4882a593Smuzhiyun AARCH64_INSN_BRANCH_LINK,
188*4882a593Smuzhiyun AARCH64_INSN_BRANCH_RETURN,
189*4882a593Smuzhiyun AARCH64_INSN_BRANCH_COMP_ZERO,
190*4882a593Smuzhiyun AARCH64_INSN_BRANCH_COMP_NONZERO,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun enum aarch64_insn_size_type {
194*4882a593Smuzhiyun AARCH64_INSN_SIZE_8,
195*4882a593Smuzhiyun AARCH64_INSN_SIZE_16,
196*4882a593Smuzhiyun AARCH64_INSN_SIZE_32,
197*4882a593Smuzhiyun AARCH64_INSN_SIZE_64,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun enum aarch64_insn_ldst_type {
201*4882a593Smuzhiyun AARCH64_INSN_LDST_LOAD_REG_OFFSET,
202*4882a593Smuzhiyun AARCH64_INSN_LDST_STORE_REG_OFFSET,
203*4882a593Smuzhiyun AARCH64_INSN_LDST_LOAD_PAIR_PRE_INDEX,
204*4882a593Smuzhiyun AARCH64_INSN_LDST_STORE_PAIR_PRE_INDEX,
205*4882a593Smuzhiyun AARCH64_INSN_LDST_LOAD_PAIR_POST_INDEX,
206*4882a593Smuzhiyun AARCH64_INSN_LDST_STORE_PAIR_POST_INDEX,
207*4882a593Smuzhiyun AARCH64_INSN_LDST_LOAD_EX,
208*4882a593Smuzhiyun AARCH64_INSN_LDST_STORE_EX,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun enum aarch64_insn_adsb_type {
212*4882a593Smuzhiyun AARCH64_INSN_ADSB_ADD,
213*4882a593Smuzhiyun AARCH64_INSN_ADSB_SUB,
214*4882a593Smuzhiyun AARCH64_INSN_ADSB_ADD_SETFLAGS,
215*4882a593Smuzhiyun AARCH64_INSN_ADSB_SUB_SETFLAGS
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun enum aarch64_insn_movewide_type {
219*4882a593Smuzhiyun AARCH64_INSN_MOVEWIDE_ZERO,
220*4882a593Smuzhiyun AARCH64_INSN_MOVEWIDE_KEEP,
221*4882a593Smuzhiyun AARCH64_INSN_MOVEWIDE_INVERSE
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun enum aarch64_insn_bitfield_type {
225*4882a593Smuzhiyun AARCH64_INSN_BITFIELD_MOVE,
226*4882a593Smuzhiyun AARCH64_INSN_BITFIELD_MOVE_UNSIGNED,
227*4882a593Smuzhiyun AARCH64_INSN_BITFIELD_MOVE_SIGNED
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun enum aarch64_insn_data1_type {
231*4882a593Smuzhiyun AARCH64_INSN_DATA1_REVERSE_16,
232*4882a593Smuzhiyun AARCH64_INSN_DATA1_REVERSE_32,
233*4882a593Smuzhiyun AARCH64_INSN_DATA1_REVERSE_64,
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun enum aarch64_insn_data2_type {
237*4882a593Smuzhiyun AARCH64_INSN_DATA2_UDIV,
238*4882a593Smuzhiyun AARCH64_INSN_DATA2_SDIV,
239*4882a593Smuzhiyun AARCH64_INSN_DATA2_LSLV,
240*4882a593Smuzhiyun AARCH64_INSN_DATA2_LSRV,
241*4882a593Smuzhiyun AARCH64_INSN_DATA2_ASRV,
242*4882a593Smuzhiyun AARCH64_INSN_DATA2_RORV,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun enum aarch64_insn_data3_type {
246*4882a593Smuzhiyun AARCH64_INSN_DATA3_MADD,
247*4882a593Smuzhiyun AARCH64_INSN_DATA3_MSUB,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun enum aarch64_insn_logic_type {
251*4882a593Smuzhiyun AARCH64_INSN_LOGIC_AND,
252*4882a593Smuzhiyun AARCH64_INSN_LOGIC_BIC,
253*4882a593Smuzhiyun AARCH64_INSN_LOGIC_ORR,
254*4882a593Smuzhiyun AARCH64_INSN_LOGIC_ORN,
255*4882a593Smuzhiyun AARCH64_INSN_LOGIC_EOR,
256*4882a593Smuzhiyun AARCH64_INSN_LOGIC_EON,
257*4882a593Smuzhiyun AARCH64_INSN_LOGIC_AND_SETFLAGS,
258*4882a593Smuzhiyun AARCH64_INSN_LOGIC_BIC_SETFLAGS
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun enum aarch64_insn_prfm_type {
262*4882a593Smuzhiyun AARCH64_INSN_PRFM_TYPE_PLD,
263*4882a593Smuzhiyun AARCH64_INSN_PRFM_TYPE_PLI,
264*4882a593Smuzhiyun AARCH64_INSN_PRFM_TYPE_PST,
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun enum aarch64_insn_prfm_target {
268*4882a593Smuzhiyun AARCH64_INSN_PRFM_TARGET_L1,
269*4882a593Smuzhiyun AARCH64_INSN_PRFM_TARGET_L2,
270*4882a593Smuzhiyun AARCH64_INSN_PRFM_TARGET_L3,
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun enum aarch64_insn_prfm_policy {
274*4882a593Smuzhiyun AARCH64_INSN_PRFM_POLICY_KEEP,
275*4882a593Smuzhiyun AARCH64_INSN_PRFM_POLICY_STRM,
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun enum aarch64_insn_adr_type {
279*4882a593Smuzhiyun AARCH64_INSN_ADR_TYPE_ADRP,
280*4882a593Smuzhiyun AARCH64_INSN_ADR_TYPE_ADR,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun #define __AARCH64_INSN_FUNCS(abbr, mask, val) \
284*4882a593Smuzhiyun static __always_inline bool aarch64_insn_is_##abbr(u32 code) \
285*4882a593Smuzhiyun { \
286*4882a593Smuzhiyun BUILD_BUG_ON(~(mask) & (val)); \
287*4882a593Smuzhiyun return (code & (mask)) == (val); \
288*4882a593Smuzhiyun } \
289*4882a593Smuzhiyun static __always_inline u32 aarch64_insn_get_##abbr##_value(void) \
290*4882a593Smuzhiyun { \
291*4882a593Smuzhiyun return (val); \
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(adr, 0x9F000000, 0x10000000)
295*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(adrp, 0x9F000000, 0x90000000)
296*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(prfm, 0x3FC00000, 0x39800000)
297*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(prfm_lit, 0xFF000000, 0xD8000000)
298*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(str_reg, 0x3FE0EC00, 0x38206800)
299*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(ldadd, 0x3F20FC00, 0x38200000)
300*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(ldr_reg, 0x3FE0EC00, 0x38606800)
301*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(ldr_lit, 0xBF000000, 0x18000000)
302*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(ldrsw_lit, 0xFF000000, 0x98000000)
303*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(exclusive, 0x3F800000, 0x08000000)
304*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(load_ex, 0x3F400000, 0x08400000)
305*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(store_ex, 0x3F400000, 0x08000000)
306*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(stp_post, 0x7FC00000, 0x28800000)
307*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(ldp_post, 0x7FC00000, 0x28C00000)
308*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(stp_pre, 0x7FC00000, 0x29800000)
309*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(ldp_pre, 0x7FC00000, 0x29C00000)
310*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(add_imm, 0x7F000000, 0x11000000)
311*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(adds_imm, 0x7F000000, 0x31000000)
312*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(sub_imm, 0x7F000000, 0x51000000)
313*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(subs_imm, 0x7F000000, 0x71000000)
314*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(movn, 0x7F800000, 0x12800000)
315*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(sbfm, 0x7F800000, 0x13000000)
316*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(bfm, 0x7F800000, 0x33000000)
317*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(movz, 0x7F800000, 0x52800000)
318*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(ubfm, 0x7F800000, 0x53000000)
319*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(movk, 0x7F800000, 0x72800000)
320*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(add, 0x7F200000, 0x0B000000)
321*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(adds, 0x7F200000, 0x2B000000)
322*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(sub, 0x7F200000, 0x4B000000)
323*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(subs, 0x7F200000, 0x6B000000)
324*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(madd, 0x7FE08000, 0x1B000000)
325*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(msub, 0x7FE08000, 0x1B008000)
326*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(udiv, 0x7FE0FC00, 0x1AC00800)
327*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(sdiv, 0x7FE0FC00, 0x1AC00C00)
328*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(lslv, 0x7FE0FC00, 0x1AC02000)
329*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(lsrv, 0x7FE0FC00, 0x1AC02400)
330*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(asrv, 0x7FE0FC00, 0x1AC02800)
331*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(rorv, 0x7FE0FC00, 0x1AC02C00)
332*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(rev16, 0x7FFFFC00, 0x5AC00400)
333*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(rev32, 0x7FFFFC00, 0x5AC00800)
334*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(rev64, 0x7FFFFC00, 0x5AC00C00)
335*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(and, 0x7F200000, 0x0A000000)
336*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(bic, 0x7F200000, 0x0A200000)
337*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(orr, 0x7F200000, 0x2A000000)
338*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(orn, 0x7F200000, 0x2A200000)
339*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(eor, 0x7F200000, 0x4A000000)
340*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(eon, 0x7F200000, 0x4A200000)
341*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(ands, 0x7F200000, 0x6A000000)
342*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(bics, 0x7F200000, 0x6A200000)
343*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(and_imm, 0x7F800000, 0x12000000)
344*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(orr_imm, 0x7F800000, 0x32000000)
345*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(eor_imm, 0x7F800000, 0x52000000)
346*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(ands_imm, 0x7F800000, 0x72000000)
347*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(extr, 0x7FA00000, 0x13800000)
348*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(b, 0xFC000000, 0x14000000)
349*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(bl, 0xFC000000, 0x94000000)
350*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(cbz, 0x7F000000, 0x34000000)
351*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(cbnz, 0x7F000000, 0x35000000)
352*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(tbz, 0x7F000000, 0x36000000)
353*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(tbnz, 0x7F000000, 0x37000000)
354*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(bcond, 0xFF000010, 0x54000000)
355*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(svc, 0xFFE0001F, 0xD4000001)
356*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(hvc, 0xFFE0001F, 0xD4000002)
357*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(smc, 0xFFE0001F, 0xD4000003)
358*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(brk, 0xFFE0001F, 0xD4200000)
359*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(exception, 0xFF000000, 0xD4000000)
360*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(hint, 0xFFFFF01F, 0xD503201F)
361*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(br, 0xFFFFFC1F, 0xD61F0000)
362*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(br_auth, 0xFEFFF800, 0xD61F0800)
363*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(blr, 0xFFFFFC1F, 0xD63F0000)
364*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(blr_auth, 0xFEFFF800, 0xD63F0800)
365*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(ret, 0xFFFFFC1F, 0xD65F0000)
366*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(ret_auth, 0xFFFFFBFF, 0xD65F0BFF)
367*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(eret, 0xFFFFFFFF, 0xD69F03E0)
368*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(eret_auth, 0xFFFFFBFF, 0xD69F0BFF)
369*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(mrs, 0xFFF00000, 0xD5300000)
370*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(msr_imm, 0xFFF8F01F, 0xD500401F)
371*4882a593Smuzhiyun __AARCH64_INSN_FUNCS(msr_reg, 0xFFF00000, 0xD5100000)
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun #undef __AARCH64_INSN_FUNCS
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun bool aarch64_insn_is_steppable_hint(u32 insn);
376*4882a593Smuzhiyun bool aarch64_insn_is_branch_imm(u32 insn);
377*4882a593Smuzhiyun
aarch64_insn_is_adr_adrp(u32 insn)378*4882a593Smuzhiyun static inline bool aarch64_insn_is_adr_adrp(u32 insn)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun return aarch64_insn_is_adr(insn) || aarch64_insn_is_adrp(insn);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun int aarch64_insn_read(void *addr, u32 *insnp);
384*4882a593Smuzhiyun int aarch64_insn_write(void *addr, u32 insn);
385*4882a593Smuzhiyun enum aarch64_insn_encoding_class aarch64_get_insn_class(u32 insn);
386*4882a593Smuzhiyun bool aarch64_insn_uses_literal(u32 insn);
387*4882a593Smuzhiyun bool aarch64_insn_is_branch(u32 insn);
388*4882a593Smuzhiyun u64 aarch64_insn_decode_immediate(enum aarch64_insn_imm_type type, u32 insn);
389*4882a593Smuzhiyun u32 aarch64_insn_encode_immediate(enum aarch64_insn_imm_type type,
390*4882a593Smuzhiyun u32 insn, u64 imm);
391*4882a593Smuzhiyun u32 aarch64_insn_decode_register(enum aarch64_insn_register_type type,
392*4882a593Smuzhiyun u32 insn);
393*4882a593Smuzhiyun u32 aarch64_insn_gen_branch_imm(unsigned long pc, unsigned long addr,
394*4882a593Smuzhiyun enum aarch64_insn_branch_type type);
395*4882a593Smuzhiyun u32 aarch64_insn_gen_comp_branch_imm(unsigned long pc, unsigned long addr,
396*4882a593Smuzhiyun enum aarch64_insn_register reg,
397*4882a593Smuzhiyun enum aarch64_insn_variant variant,
398*4882a593Smuzhiyun enum aarch64_insn_branch_type type);
399*4882a593Smuzhiyun u32 aarch64_insn_gen_cond_branch_imm(unsigned long pc, unsigned long addr,
400*4882a593Smuzhiyun enum aarch64_insn_condition cond);
401*4882a593Smuzhiyun u32 aarch64_insn_gen_hint(enum aarch64_insn_hint_cr_op op);
402*4882a593Smuzhiyun u32 aarch64_insn_gen_nop(void);
403*4882a593Smuzhiyun u32 aarch64_insn_gen_branch_reg(enum aarch64_insn_register reg,
404*4882a593Smuzhiyun enum aarch64_insn_branch_type type);
405*4882a593Smuzhiyun u32 aarch64_insn_gen_load_store_reg(enum aarch64_insn_register reg,
406*4882a593Smuzhiyun enum aarch64_insn_register base,
407*4882a593Smuzhiyun enum aarch64_insn_register offset,
408*4882a593Smuzhiyun enum aarch64_insn_size_type size,
409*4882a593Smuzhiyun enum aarch64_insn_ldst_type type);
410*4882a593Smuzhiyun u32 aarch64_insn_gen_load_store_pair(enum aarch64_insn_register reg1,
411*4882a593Smuzhiyun enum aarch64_insn_register reg2,
412*4882a593Smuzhiyun enum aarch64_insn_register base,
413*4882a593Smuzhiyun int offset,
414*4882a593Smuzhiyun enum aarch64_insn_variant variant,
415*4882a593Smuzhiyun enum aarch64_insn_ldst_type type);
416*4882a593Smuzhiyun u32 aarch64_insn_gen_load_store_ex(enum aarch64_insn_register reg,
417*4882a593Smuzhiyun enum aarch64_insn_register base,
418*4882a593Smuzhiyun enum aarch64_insn_register state,
419*4882a593Smuzhiyun enum aarch64_insn_size_type size,
420*4882a593Smuzhiyun enum aarch64_insn_ldst_type type);
421*4882a593Smuzhiyun u32 aarch64_insn_gen_ldadd(enum aarch64_insn_register result,
422*4882a593Smuzhiyun enum aarch64_insn_register address,
423*4882a593Smuzhiyun enum aarch64_insn_register value,
424*4882a593Smuzhiyun enum aarch64_insn_size_type size);
425*4882a593Smuzhiyun u32 aarch64_insn_gen_stadd(enum aarch64_insn_register address,
426*4882a593Smuzhiyun enum aarch64_insn_register value,
427*4882a593Smuzhiyun enum aarch64_insn_size_type size);
428*4882a593Smuzhiyun u32 aarch64_insn_gen_add_sub_imm(enum aarch64_insn_register dst,
429*4882a593Smuzhiyun enum aarch64_insn_register src,
430*4882a593Smuzhiyun int imm, enum aarch64_insn_variant variant,
431*4882a593Smuzhiyun enum aarch64_insn_adsb_type type);
432*4882a593Smuzhiyun u32 aarch64_insn_gen_adr(unsigned long pc, unsigned long addr,
433*4882a593Smuzhiyun enum aarch64_insn_register reg,
434*4882a593Smuzhiyun enum aarch64_insn_adr_type type);
435*4882a593Smuzhiyun u32 aarch64_insn_gen_bitfield(enum aarch64_insn_register dst,
436*4882a593Smuzhiyun enum aarch64_insn_register src,
437*4882a593Smuzhiyun int immr, int imms,
438*4882a593Smuzhiyun enum aarch64_insn_variant variant,
439*4882a593Smuzhiyun enum aarch64_insn_bitfield_type type);
440*4882a593Smuzhiyun u32 aarch64_insn_gen_movewide(enum aarch64_insn_register dst,
441*4882a593Smuzhiyun int imm, int shift,
442*4882a593Smuzhiyun enum aarch64_insn_variant variant,
443*4882a593Smuzhiyun enum aarch64_insn_movewide_type type);
444*4882a593Smuzhiyun u32 aarch64_insn_gen_add_sub_shifted_reg(enum aarch64_insn_register dst,
445*4882a593Smuzhiyun enum aarch64_insn_register src,
446*4882a593Smuzhiyun enum aarch64_insn_register reg,
447*4882a593Smuzhiyun int shift,
448*4882a593Smuzhiyun enum aarch64_insn_variant variant,
449*4882a593Smuzhiyun enum aarch64_insn_adsb_type type);
450*4882a593Smuzhiyun u32 aarch64_insn_gen_data1(enum aarch64_insn_register dst,
451*4882a593Smuzhiyun enum aarch64_insn_register src,
452*4882a593Smuzhiyun enum aarch64_insn_variant variant,
453*4882a593Smuzhiyun enum aarch64_insn_data1_type type);
454*4882a593Smuzhiyun u32 aarch64_insn_gen_data2(enum aarch64_insn_register dst,
455*4882a593Smuzhiyun enum aarch64_insn_register src,
456*4882a593Smuzhiyun enum aarch64_insn_register reg,
457*4882a593Smuzhiyun enum aarch64_insn_variant variant,
458*4882a593Smuzhiyun enum aarch64_insn_data2_type type);
459*4882a593Smuzhiyun u32 aarch64_insn_gen_data3(enum aarch64_insn_register dst,
460*4882a593Smuzhiyun enum aarch64_insn_register src,
461*4882a593Smuzhiyun enum aarch64_insn_register reg1,
462*4882a593Smuzhiyun enum aarch64_insn_register reg2,
463*4882a593Smuzhiyun enum aarch64_insn_variant variant,
464*4882a593Smuzhiyun enum aarch64_insn_data3_type type);
465*4882a593Smuzhiyun u32 aarch64_insn_gen_logical_shifted_reg(enum aarch64_insn_register dst,
466*4882a593Smuzhiyun enum aarch64_insn_register src,
467*4882a593Smuzhiyun enum aarch64_insn_register reg,
468*4882a593Smuzhiyun int shift,
469*4882a593Smuzhiyun enum aarch64_insn_variant variant,
470*4882a593Smuzhiyun enum aarch64_insn_logic_type type);
471*4882a593Smuzhiyun u32 aarch64_insn_gen_move_reg(enum aarch64_insn_register dst,
472*4882a593Smuzhiyun enum aarch64_insn_register src,
473*4882a593Smuzhiyun enum aarch64_insn_variant variant);
474*4882a593Smuzhiyun u32 aarch64_insn_gen_logical_immediate(enum aarch64_insn_logic_type type,
475*4882a593Smuzhiyun enum aarch64_insn_variant variant,
476*4882a593Smuzhiyun enum aarch64_insn_register Rn,
477*4882a593Smuzhiyun enum aarch64_insn_register Rd,
478*4882a593Smuzhiyun u64 imm);
479*4882a593Smuzhiyun u32 aarch64_insn_gen_extr(enum aarch64_insn_variant variant,
480*4882a593Smuzhiyun enum aarch64_insn_register Rm,
481*4882a593Smuzhiyun enum aarch64_insn_register Rn,
482*4882a593Smuzhiyun enum aarch64_insn_register Rd,
483*4882a593Smuzhiyun u8 lsb);
484*4882a593Smuzhiyun u32 aarch64_insn_gen_prefetch(enum aarch64_insn_register base,
485*4882a593Smuzhiyun enum aarch64_insn_prfm_type type,
486*4882a593Smuzhiyun enum aarch64_insn_prfm_target target,
487*4882a593Smuzhiyun enum aarch64_insn_prfm_policy policy);
488*4882a593Smuzhiyun s32 aarch64_get_branch_offset(u32 insn);
489*4882a593Smuzhiyun u32 aarch64_set_branch_offset(u32 insn, s32 offset);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun int aarch64_insn_patch_text_nosync(void *addr, u32 insn);
492*4882a593Smuzhiyun int aarch64_insn_patch_text(void *addrs[], u32 insns[], int cnt);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun s32 aarch64_insn_adrp_get_offset(u32 insn);
495*4882a593Smuzhiyun u32 aarch64_insn_adrp_set_offset(u32 insn, s32 offset);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun bool aarch32_insn_is_wide(u32 insn);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun #define A32_RN_OFFSET 16
500*4882a593Smuzhiyun #define A32_RT_OFFSET 12
501*4882a593Smuzhiyun #define A32_RT2_OFFSET 0
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun u32 aarch64_insn_extract_system_reg(u32 insn);
504*4882a593Smuzhiyun u32 aarch32_insn_extract_reg_num(u32 insn, int offset);
505*4882a593Smuzhiyun u32 aarch32_insn_mcr_extract_opc2(u32 insn);
506*4882a593Smuzhiyun u32 aarch32_insn_mcr_extract_crm(u32 insn);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun typedef bool (pstate_check_t)(unsigned long);
509*4882a593Smuzhiyun extern pstate_check_t * const aarch32_opcode_cond_checks[16];
510*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun #endif /* __ASM_INSN_H */
513