1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2013 - ARM Ltd
4*4882a593Smuzhiyun * Author: Marc Zyngier <marc.zyngier@arm.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef __ASM_ESR_H
8*4882a593Smuzhiyun #define __ASM_ESR_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <asm/memory.h>
11*4882a593Smuzhiyun #include <asm/sysreg.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define ESR_ELx_EC_UNKNOWN (0x00)
14*4882a593Smuzhiyun #define ESR_ELx_EC_WFx (0x01)
15*4882a593Smuzhiyun /* Unallocated EC: 0x02 */
16*4882a593Smuzhiyun #define ESR_ELx_EC_CP15_32 (0x03)
17*4882a593Smuzhiyun #define ESR_ELx_EC_CP15_64 (0x04)
18*4882a593Smuzhiyun #define ESR_ELx_EC_CP14_MR (0x05)
19*4882a593Smuzhiyun #define ESR_ELx_EC_CP14_LS (0x06)
20*4882a593Smuzhiyun #define ESR_ELx_EC_FP_ASIMD (0x07)
21*4882a593Smuzhiyun #define ESR_ELx_EC_CP10_ID (0x08) /* EL2 only */
22*4882a593Smuzhiyun #define ESR_ELx_EC_PAC (0x09) /* EL2 and above */
23*4882a593Smuzhiyun /* Unallocated EC: 0x0A - 0x0B */
24*4882a593Smuzhiyun #define ESR_ELx_EC_CP14_64 (0x0C)
25*4882a593Smuzhiyun #define ESR_ELx_EC_BTI (0x0D)
26*4882a593Smuzhiyun #define ESR_ELx_EC_ILL (0x0E)
27*4882a593Smuzhiyun /* Unallocated EC: 0x0F - 0x10 */
28*4882a593Smuzhiyun #define ESR_ELx_EC_SVC32 (0x11)
29*4882a593Smuzhiyun #define ESR_ELx_EC_HVC32 (0x12) /* EL2 only */
30*4882a593Smuzhiyun #define ESR_ELx_EC_SMC32 (0x13) /* EL2 and above */
31*4882a593Smuzhiyun /* Unallocated EC: 0x14 */
32*4882a593Smuzhiyun #define ESR_ELx_EC_SVC64 (0x15)
33*4882a593Smuzhiyun #define ESR_ELx_EC_HVC64 (0x16) /* EL2 and above */
34*4882a593Smuzhiyun #define ESR_ELx_EC_SMC64 (0x17) /* EL2 and above */
35*4882a593Smuzhiyun #define ESR_ELx_EC_SYS64 (0x18)
36*4882a593Smuzhiyun #define ESR_ELx_EC_SVE (0x19)
37*4882a593Smuzhiyun #define ESR_ELx_EC_ERET (0x1a) /* EL2 only */
38*4882a593Smuzhiyun /* Unallocated EC: 0x1B */
39*4882a593Smuzhiyun #define ESR_ELx_EC_FPAC (0x1C) /* EL1 and above */
40*4882a593Smuzhiyun /* Unallocated EC: 0x1D - 0x1E */
41*4882a593Smuzhiyun #define ESR_ELx_EC_IMP_DEF (0x1f) /* EL3 only */
42*4882a593Smuzhiyun #define ESR_ELx_EC_IABT_LOW (0x20)
43*4882a593Smuzhiyun #define ESR_ELx_EC_IABT_CUR (0x21)
44*4882a593Smuzhiyun #define ESR_ELx_EC_PC_ALIGN (0x22)
45*4882a593Smuzhiyun /* Unallocated EC: 0x23 */
46*4882a593Smuzhiyun #define ESR_ELx_EC_DABT_LOW (0x24)
47*4882a593Smuzhiyun #define ESR_ELx_EC_DABT_CUR (0x25)
48*4882a593Smuzhiyun #define ESR_ELx_EC_SP_ALIGN (0x26)
49*4882a593Smuzhiyun /* Unallocated EC: 0x27 */
50*4882a593Smuzhiyun #define ESR_ELx_EC_FP_EXC32 (0x28)
51*4882a593Smuzhiyun /* Unallocated EC: 0x29 - 0x2B */
52*4882a593Smuzhiyun #define ESR_ELx_EC_FP_EXC64 (0x2C)
53*4882a593Smuzhiyun /* Unallocated EC: 0x2D - 0x2E */
54*4882a593Smuzhiyun #define ESR_ELx_EC_SERROR (0x2F)
55*4882a593Smuzhiyun #define ESR_ELx_EC_BREAKPT_LOW (0x30)
56*4882a593Smuzhiyun #define ESR_ELx_EC_BREAKPT_CUR (0x31)
57*4882a593Smuzhiyun #define ESR_ELx_EC_SOFTSTP_LOW (0x32)
58*4882a593Smuzhiyun #define ESR_ELx_EC_SOFTSTP_CUR (0x33)
59*4882a593Smuzhiyun #define ESR_ELx_EC_WATCHPT_LOW (0x34)
60*4882a593Smuzhiyun #define ESR_ELx_EC_WATCHPT_CUR (0x35)
61*4882a593Smuzhiyun /* Unallocated EC: 0x36 - 0x37 */
62*4882a593Smuzhiyun #define ESR_ELx_EC_BKPT32 (0x38)
63*4882a593Smuzhiyun /* Unallocated EC: 0x39 */
64*4882a593Smuzhiyun #define ESR_ELx_EC_VECTOR32 (0x3A) /* EL2 only */
65*4882a593Smuzhiyun /* Unallocated EC: 0x3B */
66*4882a593Smuzhiyun #define ESR_ELx_EC_BRK64 (0x3C)
67*4882a593Smuzhiyun /* Unallocated EC: 0x3D - 0x3F */
68*4882a593Smuzhiyun #define ESR_ELx_EC_MAX (0x3F)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define ESR_ELx_EC_SHIFT (26)
71*4882a593Smuzhiyun #define ESR_ELx_EC_WIDTH (6)
72*4882a593Smuzhiyun #define ESR_ELx_EC_MASK (UL(0x3F) << ESR_ELx_EC_SHIFT)
73*4882a593Smuzhiyun #define ESR_ELx_EC(esr) (((esr) & ESR_ELx_EC_MASK) >> ESR_ELx_EC_SHIFT)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define ESR_ELx_IL_SHIFT (25)
76*4882a593Smuzhiyun #define ESR_ELx_IL (UL(1) << ESR_ELx_IL_SHIFT)
77*4882a593Smuzhiyun #define ESR_ELx_ISS_MASK (ESR_ELx_IL - 1)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* ISS field definitions shared by different classes */
80*4882a593Smuzhiyun #define ESR_ELx_WNR_SHIFT (6)
81*4882a593Smuzhiyun #define ESR_ELx_WNR (UL(1) << ESR_ELx_WNR_SHIFT)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Asynchronous Error Type */
84*4882a593Smuzhiyun #define ESR_ELx_IDS_SHIFT (24)
85*4882a593Smuzhiyun #define ESR_ELx_IDS (UL(1) << ESR_ELx_IDS_SHIFT)
86*4882a593Smuzhiyun #define ESR_ELx_AET_SHIFT (10)
87*4882a593Smuzhiyun #define ESR_ELx_AET (UL(0x7) << ESR_ELx_AET_SHIFT)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define ESR_ELx_AET_UC (UL(0) << ESR_ELx_AET_SHIFT)
90*4882a593Smuzhiyun #define ESR_ELx_AET_UEU (UL(1) << ESR_ELx_AET_SHIFT)
91*4882a593Smuzhiyun #define ESR_ELx_AET_UEO (UL(2) << ESR_ELx_AET_SHIFT)
92*4882a593Smuzhiyun #define ESR_ELx_AET_UER (UL(3) << ESR_ELx_AET_SHIFT)
93*4882a593Smuzhiyun #define ESR_ELx_AET_CE (UL(6) << ESR_ELx_AET_SHIFT)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Shared ISS field definitions for Data/Instruction aborts */
96*4882a593Smuzhiyun #define ESR_ELx_SET_SHIFT (11)
97*4882a593Smuzhiyun #define ESR_ELx_SET_MASK (UL(3) << ESR_ELx_SET_SHIFT)
98*4882a593Smuzhiyun #define ESR_ELx_FnV_SHIFT (10)
99*4882a593Smuzhiyun #define ESR_ELx_FnV (UL(1) << ESR_ELx_FnV_SHIFT)
100*4882a593Smuzhiyun #define ESR_ELx_EA_SHIFT (9)
101*4882a593Smuzhiyun #define ESR_ELx_EA (UL(1) << ESR_ELx_EA_SHIFT)
102*4882a593Smuzhiyun #define ESR_ELx_S1PTW_SHIFT (7)
103*4882a593Smuzhiyun #define ESR_ELx_S1PTW (UL(1) << ESR_ELx_S1PTW_SHIFT)
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* Shared ISS fault status code(IFSC/DFSC) for Data/Instruction aborts */
106*4882a593Smuzhiyun #define ESR_ELx_FSC (0x3F)
107*4882a593Smuzhiyun #define ESR_ELx_FSC_TYPE (0x3C)
108*4882a593Smuzhiyun #define ESR_ELx_FSC_LEVEL (0x03)
109*4882a593Smuzhiyun #define ESR_ELx_FSC_EXTABT (0x10)
110*4882a593Smuzhiyun #define ESR_ELx_FSC_MTE (0x11)
111*4882a593Smuzhiyun #define ESR_ELx_FSC_SERROR (0x11)
112*4882a593Smuzhiyun #define ESR_ELx_FSC_ACCESS (0x08)
113*4882a593Smuzhiyun #define ESR_ELx_FSC_FAULT (0x04)
114*4882a593Smuzhiyun #define ESR_ELx_FSC_PERM (0x0C)
115*4882a593Smuzhiyun #define ESR_ELx_FSC_TLBCONF (0x30)
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* ISS field definitions for Data Aborts */
118*4882a593Smuzhiyun #define ESR_ELx_ISV_SHIFT (24)
119*4882a593Smuzhiyun #define ESR_ELx_ISV (UL(1) << ESR_ELx_ISV_SHIFT)
120*4882a593Smuzhiyun #define ESR_ELx_SAS_SHIFT (22)
121*4882a593Smuzhiyun #define ESR_ELx_SAS (UL(3) << ESR_ELx_SAS_SHIFT)
122*4882a593Smuzhiyun #define ESR_ELx_SSE_SHIFT (21)
123*4882a593Smuzhiyun #define ESR_ELx_SSE (UL(1) << ESR_ELx_SSE_SHIFT)
124*4882a593Smuzhiyun #define ESR_ELx_SRT_SHIFT (16)
125*4882a593Smuzhiyun #define ESR_ELx_SRT_MASK (UL(0x1F) << ESR_ELx_SRT_SHIFT)
126*4882a593Smuzhiyun #define ESR_ELx_SF_SHIFT (15)
127*4882a593Smuzhiyun #define ESR_ELx_SF (UL(1) << ESR_ELx_SF_SHIFT)
128*4882a593Smuzhiyun #define ESR_ELx_AR_SHIFT (14)
129*4882a593Smuzhiyun #define ESR_ELx_AR (UL(1) << ESR_ELx_AR_SHIFT)
130*4882a593Smuzhiyun #define ESR_ELx_CM_SHIFT (8)
131*4882a593Smuzhiyun #define ESR_ELx_CM (UL(1) << ESR_ELx_CM_SHIFT)
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* ISS field definitions for exceptions taken in to Hyp */
134*4882a593Smuzhiyun #define ESR_ELx_CV (UL(1) << 24)
135*4882a593Smuzhiyun #define ESR_ELx_COND_SHIFT (20)
136*4882a593Smuzhiyun #define ESR_ELx_COND_MASK (UL(0xF) << ESR_ELx_COND_SHIFT)
137*4882a593Smuzhiyun #define ESR_ELx_WFx_ISS_TI (UL(1) << 0)
138*4882a593Smuzhiyun #define ESR_ELx_WFx_ISS_WFI (UL(0) << 0)
139*4882a593Smuzhiyun #define ESR_ELx_WFx_ISS_WFE (UL(1) << 0)
140*4882a593Smuzhiyun #define ESR_ELx_xVC_IMM_MASK ((1UL << 16) - 1)
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define DISR_EL1_IDS (UL(1) << 24)
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * DISR_EL1 and ESR_ELx share the bottom 13 bits, but the RES0 bits may mean
145*4882a593Smuzhiyun * different things in the future...
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun #define DISR_EL1_ESR_MASK (ESR_ELx_AET | ESR_ELx_EA | ESR_ELx_FSC)
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* ESR value templates for specific events */
150*4882a593Smuzhiyun #define ESR_ELx_WFx_MASK (ESR_ELx_EC_MASK | ESR_ELx_WFx_ISS_TI)
151*4882a593Smuzhiyun #define ESR_ELx_WFx_WFI_VAL ((ESR_ELx_EC_WFx << ESR_ELx_EC_SHIFT) | \
152*4882a593Smuzhiyun ESR_ELx_WFx_ISS_WFI)
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* BRK instruction trap from AArch64 state */
155*4882a593Smuzhiyun #define ESR_ELx_BRK64_ISS_COMMENT_MASK 0xffff
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* ISS field definitions for System instruction traps */
158*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_RES0_SHIFT 22
159*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_RES0_MASK (UL(0x7) << ESR_ELx_SYS64_ISS_RES0_SHIFT)
160*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_DIR_MASK 0x1
161*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_DIR_READ 0x1
162*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_DIR_WRITE 0x0
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_RT_SHIFT 5
165*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_RT_MASK (UL(0x1f) << ESR_ELx_SYS64_ISS_RT_SHIFT)
166*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_CRM_SHIFT 1
167*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_CRM_MASK (UL(0xf) << ESR_ELx_SYS64_ISS_CRM_SHIFT)
168*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_CRN_SHIFT 10
169*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_CRN_MASK (UL(0xf) << ESR_ELx_SYS64_ISS_CRN_SHIFT)
170*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_OP1_SHIFT 14
171*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_OP1_MASK (UL(0x7) << ESR_ELx_SYS64_ISS_OP1_SHIFT)
172*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_OP2_SHIFT 17
173*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_OP2_MASK (UL(0x7) << ESR_ELx_SYS64_ISS_OP2_SHIFT)
174*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_OP0_SHIFT 20
175*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_OP0_MASK (UL(0x3) << ESR_ELx_SYS64_ISS_OP0_SHIFT)
176*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_SYS_MASK (ESR_ELx_SYS64_ISS_OP0_MASK | \
177*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_OP1_MASK | \
178*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_OP2_MASK | \
179*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_CRN_MASK | \
180*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_CRM_MASK)
181*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_SYS_VAL(op0, op1, op2, crn, crm) \
182*4882a593Smuzhiyun (((op0) << ESR_ELx_SYS64_ISS_OP0_SHIFT) | \
183*4882a593Smuzhiyun ((op1) << ESR_ELx_SYS64_ISS_OP1_SHIFT) | \
184*4882a593Smuzhiyun ((op2) << ESR_ELx_SYS64_ISS_OP2_SHIFT) | \
185*4882a593Smuzhiyun ((crn) << ESR_ELx_SYS64_ISS_CRN_SHIFT) | \
186*4882a593Smuzhiyun ((crm) << ESR_ELx_SYS64_ISS_CRM_SHIFT))
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_SYS_OP_MASK (ESR_ELx_SYS64_ISS_SYS_MASK | \
189*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_DIR_MASK)
190*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_RT(esr) \
191*4882a593Smuzhiyun (((esr) & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT)
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun * User space cache operations have the following sysreg encoding
194*4882a593Smuzhiyun * in System instructions.
195*4882a593Smuzhiyun * op0=1, op1=3, op2=1, crn=7, crm={ 5, 10, 11, 12, 13, 14 }, WRITE (L=0)
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_CRM_DC_CIVAC 14
198*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_CRM_DC_CVADP 13
199*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_CRM_DC_CVAP 12
200*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_CRM_DC_CVAU 11
201*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_CRM_DC_CVAC 10
202*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_CRM_IC_IVAU 5
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_EL0_CACHE_OP_MASK (ESR_ELx_SYS64_ISS_OP0_MASK | \
205*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_OP1_MASK | \
206*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_OP2_MASK | \
207*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_CRN_MASK | \
208*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_DIR_MASK)
209*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_EL0_CACHE_OP_VAL \
210*4882a593Smuzhiyun (ESR_ELx_SYS64_ISS_SYS_VAL(1, 3, 1, 7, 0) | \
211*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_DIR_WRITE)
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun * User space MRS operations which are supported for emulation
214*4882a593Smuzhiyun * have the following sysreg encoding in System instructions.
215*4882a593Smuzhiyun * op0 = 3, op1= 0, crn = 0, {crm = 0, 4-7}, READ (L = 1)
216*4882a593Smuzhiyun */
217*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_SYS_MRS_OP_MASK (ESR_ELx_SYS64_ISS_OP0_MASK | \
218*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_OP1_MASK | \
219*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_CRN_MASK | \
220*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_DIR_MASK)
221*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_SYS_MRS_OP_VAL \
222*4882a593Smuzhiyun (ESR_ELx_SYS64_ISS_SYS_VAL(3, 0, 0, 0, 0) | \
223*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_DIR_READ)
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_SYS_CTR ESR_ELx_SYS64_ISS_SYS_VAL(3, 3, 1, 0, 0)
226*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_SYS_CTR_READ (ESR_ELx_SYS64_ISS_SYS_CTR | \
227*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_DIR_READ)
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_SYS_CNTVCT (ESR_ELx_SYS64_ISS_SYS_VAL(3, 3, 2, 14, 0) | \
230*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_DIR_READ)
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #define ESR_ELx_SYS64_ISS_SYS_CNTFRQ (ESR_ELx_SYS64_ISS_SYS_VAL(3, 3, 0, 14, 0) | \
233*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_DIR_READ)
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define esr_sys64_to_sysreg(e) \
236*4882a593Smuzhiyun sys_reg((((e) & ESR_ELx_SYS64_ISS_OP0_MASK) >> \
237*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_OP0_SHIFT), \
238*4882a593Smuzhiyun (((e) & ESR_ELx_SYS64_ISS_OP1_MASK) >> \
239*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_OP1_SHIFT), \
240*4882a593Smuzhiyun (((e) & ESR_ELx_SYS64_ISS_CRN_MASK) >> \
241*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_CRN_SHIFT), \
242*4882a593Smuzhiyun (((e) & ESR_ELx_SYS64_ISS_CRM_MASK) >> \
243*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_CRM_SHIFT), \
244*4882a593Smuzhiyun (((e) & ESR_ELx_SYS64_ISS_OP2_MASK) >> \
245*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_OP2_SHIFT))
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #define esr_cp15_to_sysreg(e) \
248*4882a593Smuzhiyun sys_reg(3, \
249*4882a593Smuzhiyun (((e) & ESR_ELx_SYS64_ISS_OP1_MASK) >> \
250*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_OP1_SHIFT), \
251*4882a593Smuzhiyun (((e) & ESR_ELx_SYS64_ISS_CRN_MASK) >> \
252*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_CRN_SHIFT), \
253*4882a593Smuzhiyun (((e) & ESR_ELx_SYS64_ISS_CRM_MASK) >> \
254*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_CRM_SHIFT), \
255*4882a593Smuzhiyun (((e) & ESR_ELx_SYS64_ISS_OP2_MASK) >> \
256*4882a593Smuzhiyun ESR_ELx_SYS64_ISS_OP2_SHIFT))
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun * ISS field definitions for floating-point exception traps
260*4882a593Smuzhiyun * (FP_EXC_32/FP_EXC_64).
261*4882a593Smuzhiyun *
262*4882a593Smuzhiyun * (The FPEXC_* constants are used instead for common bits.)
263*4882a593Smuzhiyun */
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define ESR_ELx_FP_EXC_TFV (UL(1) << 23)
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun * ISS field definitions for CP15 accesses
269*4882a593Smuzhiyun */
270*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_DIR_MASK 0x1
271*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_DIR_READ 0x1
272*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_DIR_WRITE 0x0
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_RT_SHIFT 5
275*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_RT_MASK (UL(0x1f) << ESR_ELx_CP15_32_ISS_RT_SHIFT)
276*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_CRM_SHIFT 1
277*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_CRM_MASK (UL(0xf) << ESR_ELx_CP15_32_ISS_CRM_SHIFT)
278*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_CRN_SHIFT 10
279*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_CRN_MASK (UL(0xf) << ESR_ELx_CP15_32_ISS_CRN_SHIFT)
280*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_OP1_SHIFT 14
281*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_OP1_MASK (UL(0x7) << ESR_ELx_CP15_32_ISS_OP1_SHIFT)
282*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_OP2_SHIFT 17
283*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_OP2_MASK (UL(0x7) << ESR_ELx_CP15_32_ISS_OP2_SHIFT)
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_SYS_MASK (ESR_ELx_CP15_32_ISS_OP1_MASK | \
286*4882a593Smuzhiyun ESR_ELx_CP15_32_ISS_OP2_MASK | \
287*4882a593Smuzhiyun ESR_ELx_CP15_32_ISS_CRN_MASK | \
288*4882a593Smuzhiyun ESR_ELx_CP15_32_ISS_CRM_MASK | \
289*4882a593Smuzhiyun ESR_ELx_CP15_32_ISS_DIR_MASK)
290*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_SYS_VAL(op1, op2, crn, crm) \
291*4882a593Smuzhiyun (((op1) << ESR_ELx_CP15_32_ISS_OP1_SHIFT) | \
292*4882a593Smuzhiyun ((op2) << ESR_ELx_CP15_32_ISS_OP2_SHIFT) | \
293*4882a593Smuzhiyun ((crn) << ESR_ELx_CP15_32_ISS_CRN_SHIFT) | \
294*4882a593Smuzhiyun ((crm) << ESR_ELx_CP15_32_ISS_CRM_SHIFT))
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_DIR_MASK 0x1
297*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_DIR_READ 0x1
298*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_DIR_WRITE 0x0
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_RT_SHIFT 5
301*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_RT_MASK (UL(0x1f) << ESR_ELx_CP15_64_ISS_RT_SHIFT)
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_RT2_SHIFT 10
304*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_RT2_MASK (UL(0x1f) << ESR_ELx_CP15_64_ISS_RT2_SHIFT)
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_OP1_SHIFT 16
307*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_OP1_MASK (UL(0xf) << ESR_ELx_CP15_64_ISS_OP1_SHIFT)
308*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_CRM_SHIFT 1
309*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_CRM_MASK (UL(0xf) << ESR_ELx_CP15_64_ISS_CRM_SHIFT)
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_SYS_VAL(op1, crm) \
312*4882a593Smuzhiyun (((op1) << ESR_ELx_CP15_64_ISS_OP1_SHIFT) | \
313*4882a593Smuzhiyun ((crm) << ESR_ELx_CP15_64_ISS_CRM_SHIFT))
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_SYS_MASK (ESR_ELx_CP15_64_ISS_OP1_MASK | \
316*4882a593Smuzhiyun ESR_ELx_CP15_64_ISS_CRM_MASK | \
317*4882a593Smuzhiyun ESR_ELx_CP15_64_ISS_DIR_MASK)
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun #define ESR_ELx_CP15_64_ISS_SYS_CNTVCT (ESR_ELx_CP15_64_ISS_SYS_VAL(1, 14) | \
320*4882a593Smuzhiyun ESR_ELx_CP15_64_ISS_DIR_READ)
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun #define ESR_ELx_CP15_32_ISS_SYS_CNTFRQ (ESR_ELx_CP15_32_ISS_SYS_VAL(0, 0, 14, 0) |\
323*4882a593Smuzhiyun ESR_ELx_CP15_32_ISS_DIR_READ)
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #ifndef __ASSEMBLY__
326*4882a593Smuzhiyun #include <asm/types.h>
327*4882a593Smuzhiyun
esr_is_data_abort(u32 esr)328*4882a593Smuzhiyun static inline bool esr_is_data_abort(u32 esr)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun const u32 ec = ESR_ELx_EC(esr);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return ec == ESR_ELx_EC_DABT_LOW || ec == ESR_ELx_EC_DABT_CUR;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun const char *esr_get_class_string(u32 esr);
336*4882a593Smuzhiyun #endif /* __ASSEMBLY */
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun #endif /* __ASM_ESR_H */
339