1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (C) 2012 ARM Ltd. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun #ifndef __ASM_CACHE_H 6*4882a593Smuzhiyun #define __ASM_CACHE_H 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #include <asm/cputype.h> 9*4882a593Smuzhiyun #include <asm/mte-def.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define CTR_L1IP_SHIFT 14 12*4882a593Smuzhiyun #define CTR_L1IP_MASK 3 13*4882a593Smuzhiyun #define CTR_DMINLINE_SHIFT 16 14*4882a593Smuzhiyun #define CTR_IMINLINE_SHIFT 0 15*4882a593Smuzhiyun #define CTR_IMINLINE_MASK 0xf 16*4882a593Smuzhiyun #define CTR_ERG_SHIFT 20 17*4882a593Smuzhiyun #define CTR_CWG_SHIFT 24 18*4882a593Smuzhiyun #define CTR_CWG_MASK 15 19*4882a593Smuzhiyun #define CTR_IDC_SHIFT 28 20*4882a593Smuzhiyun #define CTR_DIC_SHIFT 29 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define CTR_CACHE_MINLINE_MASK \ 23*4882a593Smuzhiyun (0xf << CTR_DMINLINE_SHIFT | CTR_IMINLINE_MASK << CTR_IMINLINE_SHIFT) 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define CTR_L1IP(ctr) (((ctr) >> CTR_L1IP_SHIFT) & CTR_L1IP_MASK) 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define ICACHE_POLICY_VPIPT 0 28*4882a593Smuzhiyun #define ICACHE_POLICY_RESERVED 1 29*4882a593Smuzhiyun #define ICACHE_POLICY_VIPT 2 30*4882a593Smuzhiyun #define ICACHE_POLICY_PIPT 3 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define L1_CACHE_SHIFT (6) 33*4882a593Smuzhiyun #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT) 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define CLIDR_LOUU_SHIFT 27 37*4882a593Smuzhiyun #define CLIDR_LOC_SHIFT 24 38*4882a593Smuzhiyun #define CLIDR_LOUIS_SHIFT 21 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define CLIDR_LOUU(clidr) (((clidr) >> CLIDR_LOUU_SHIFT) & 0x7) 41*4882a593Smuzhiyun #define CLIDR_LOC(clidr) (((clidr) >> CLIDR_LOC_SHIFT) & 0x7) 42*4882a593Smuzhiyun #define CLIDR_LOUIS(clidr) (((clidr) >> CLIDR_LOUIS_SHIFT) & 0x7) 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* 45*4882a593Smuzhiyun * Memory returned by kmalloc() may be used for DMA, so we must make 46*4882a593Smuzhiyun * sure that all such allocations are cache aligned. Otherwise, 47*4882a593Smuzhiyun * unrelated code may cause parts of the buffer to be read into the 48*4882a593Smuzhiyun * cache before the transfer is done, causing old data to be seen by 49*4882a593Smuzhiyun * the CPU. 50*4882a593Smuzhiyun */ 51*4882a593Smuzhiyun #define ARCH_DMA_MINALIGN (128) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #include <linux/bitops.h> 56*4882a593Smuzhiyun #include <linux/kasan-enabled.h> 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #ifdef CONFIG_KASAN_SW_TAGS 59*4882a593Smuzhiyun #define ARCH_SLAB_MINALIGN (1ULL << KASAN_SHADOW_SCALE_SHIFT) 60*4882a593Smuzhiyun #elif defined(CONFIG_KASAN_HW_TAGS) arch_slab_minalign(void)61*4882a593Smuzhiyunstatic inline unsigned int arch_slab_minalign(void) 62*4882a593Smuzhiyun { 63*4882a593Smuzhiyun return kasan_hw_tags_enabled() ? MTE_GRANULE_SIZE : 64*4882a593Smuzhiyun __alignof__(unsigned long long); 65*4882a593Smuzhiyun } 66*4882a593Smuzhiyun #define arch_slab_minalign() arch_slab_minalign() 67*4882a593Smuzhiyun #endif 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define ICACHEF_ALIASING 0 70*4882a593Smuzhiyun #define ICACHEF_VPIPT 1 71*4882a593Smuzhiyun extern unsigned long __icache_flags; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* 74*4882a593Smuzhiyun * Whilst the D-side always behaves as PIPT on AArch64, aliasing is 75*4882a593Smuzhiyun * permitted in the I-cache. 76*4882a593Smuzhiyun */ icache_is_aliasing(void)77*4882a593Smuzhiyunstatic inline int icache_is_aliasing(void) 78*4882a593Smuzhiyun { 79*4882a593Smuzhiyun return test_bit(ICACHEF_ALIASING, &__icache_flags); 80*4882a593Smuzhiyun } 81*4882a593Smuzhiyun icache_is_vpipt(void)82*4882a593Smuzhiyunstatic __always_inline int icache_is_vpipt(void) 83*4882a593Smuzhiyun { 84*4882a593Smuzhiyun return test_bit(ICACHEF_VPIPT, &__icache_flags); 85*4882a593Smuzhiyun } 86*4882a593Smuzhiyun cache_type_cwg(void)87*4882a593Smuzhiyunstatic inline u32 cache_type_cwg(void) 88*4882a593Smuzhiyun { 89*4882a593Smuzhiyun return (read_cpuid_cachetype() >> CTR_CWG_SHIFT) & CTR_CWG_MASK; 90*4882a593Smuzhiyun } 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define __read_mostly __section(".data..read_mostly") 93*4882a593Smuzhiyun cache_line_size_of_cpu(void)94*4882a593Smuzhiyunstatic inline int cache_line_size_of_cpu(void) 95*4882a593Smuzhiyun { 96*4882a593Smuzhiyun u32 cwg = cache_type_cwg(); 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun return cwg ? 4 << cwg : ARCH_DMA_MINALIGN; 99*4882a593Smuzhiyun } 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun int cache_line_size(void); 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* 104*4882a593Smuzhiyun * Read the effective value of CTR_EL0. 105*4882a593Smuzhiyun * 106*4882a593Smuzhiyun * According to ARM ARM for ARMv8-A (ARM DDI 0487C.a), 107*4882a593Smuzhiyun * section D10.2.33 "CTR_EL0, Cache Type Register" : 108*4882a593Smuzhiyun * 109*4882a593Smuzhiyun * CTR_EL0.IDC reports the data cache clean requirements for 110*4882a593Smuzhiyun * instruction to data coherence. 111*4882a593Smuzhiyun * 112*4882a593Smuzhiyun * 0 - dcache clean to PoU is required unless : 113*4882a593Smuzhiyun * (CLIDR_EL1.LoC == 0) || (CLIDR_EL1.LoUIS == 0 && CLIDR_EL1.LoUU == 0) 114*4882a593Smuzhiyun * 1 - dcache clean to PoU is not required for i-to-d coherence. 115*4882a593Smuzhiyun * 116*4882a593Smuzhiyun * This routine provides the CTR_EL0 with the IDC field updated to the 117*4882a593Smuzhiyun * effective state. 118*4882a593Smuzhiyun */ read_cpuid_effective_cachetype(void)119*4882a593Smuzhiyunstatic inline u32 __attribute_const__ read_cpuid_effective_cachetype(void) 120*4882a593Smuzhiyun { 121*4882a593Smuzhiyun u32 ctr = read_cpuid_cachetype(); 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun if (!(ctr & BIT(CTR_IDC_SHIFT))) { 124*4882a593Smuzhiyun u64 clidr = read_sysreg(clidr_el1); 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun if (CLIDR_LOC(clidr) == 0 || 127*4882a593Smuzhiyun (CLIDR_LOUIS(clidr) == 0 && CLIDR_LOUU(clidr) == 0)) 128*4882a593Smuzhiyun ctr |= BIT(CTR_IDC_SHIFT); 129*4882a593Smuzhiyun } 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun return ctr; 132*4882a593Smuzhiyun } 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */ 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #endif 137