xref: /OK3568_Linux_fs/kernel/arch/arm64/include/asm/arch_timer.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * arch/arm64/include/asm/arch_timer.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2012 ARM Ltd.
6*4882a593Smuzhiyun  * Author: Marc Zyngier <marc.zyngier@arm.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #ifndef __ASM_ARCH_TIMER_H
9*4882a593Smuzhiyun #define __ASM_ARCH_TIMER_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <asm/barrier.h>
12*4882a593Smuzhiyun #include <asm/hwcap.h>
13*4882a593Smuzhiyun #include <asm/sysreg.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/bug.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/jump_label.h>
18*4882a593Smuzhiyun #include <linux/smp.h>
19*4882a593Smuzhiyun #include <linux/types.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <clocksource/arm_arch_timer.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_ARM_ARCH_TIMER_OOL_WORKAROUND)
24*4882a593Smuzhiyun #define has_erratum_handler(h)						\
25*4882a593Smuzhiyun 	({								\
26*4882a593Smuzhiyun 		const struct arch_timer_erratum_workaround *__wa;	\
27*4882a593Smuzhiyun 		__wa = __this_cpu_read(timer_unstable_counter_workaround); \
28*4882a593Smuzhiyun 		(__wa && __wa->h);					\
29*4882a593Smuzhiyun 	})
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define erratum_handler(h)						\
32*4882a593Smuzhiyun 	({								\
33*4882a593Smuzhiyun 		const struct arch_timer_erratum_workaround *__wa;	\
34*4882a593Smuzhiyun 		__wa = __this_cpu_read(timer_unstable_counter_workaround); \
35*4882a593Smuzhiyun 		(__wa && __wa->h) ? __wa->h : arch_timer_##h;		\
36*4882a593Smuzhiyun 	})
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #else
39*4882a593Smuzhiyun #define has_erratum_handler(h)			   false
40*4882a593Smuzhiyun #define erratum_handler(h)			   (arch_timer_##h)
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun enum arch_timer_erratum_match_type {
44*4882a593Smuzhiyun 	ate_match_dt,
45*4882a593Smuzhiyun 	ate_match_local_cap_id,
46*4882a593Smuzhiyun 	ate_match_acpi_oem_info,
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun struct clock_event_device;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct arch_timer_erratum_workaround {
52*4882a593Smuzhiyun 	enum arch_timer_erratum_match_type match_type;
53*4882a593Smuzhiyun 	const void *id;
54*4882a593Smuzhiyun 	const char *desc;
55*4882a593Smuzhiyun 	u32 (*read_cntp_tval_el0)(void);
56*4882a593Smuzhiyun 	u32 (*read_cntv_tval_el0)(void);
57*4882a593Smuzhiyun 	u64 (*read_cntpct_el0)(void);
58*4882a593Smuzhiyun 	u64 (*read_cntvct_el0)(void);
59*4882a593Smuzhiyun 	int (*set_next_event_phys)(unsigned long, struct clock_event_device *);
60*4882a593Smuzhiyun 	int (*set_next_event_virt)(unsigned long, struct clock_event_device *);
61*4882a593Smuzhiyun 	bool disable_compat_vdso;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun DECLARE_PER_CPU(const struct arch_timer_erratum_workaround *,
65*4882a593Smuzhiyun 		timer_unstable_counter_workaround);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* inline sysreg accessors that make erratum_handler() work */
arch_timer_read_cntp_tval_el0(void)68*4882a593Smuzhiyun static inline notrace u32 arch_timer_read_cntp_tval_el0(void)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	return read_sysreg(cntp_tval_el0);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
arch_timer_read_cntv_tval_el0(void)73*4882a593Smuzhiyun static inline notrace u32 arch_timer_read_cntv_tval_el0(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	return read_sysreg(cntv_tval_el0);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
arch_timer_read_cntpct_el0(void)78*4882a593Smuzhiyun static inline notrace u64 arch_timer_read_cntpct_el0(void)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	return read_sysreg(cntpct_el0);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
arch_timer_read_cntvct_el0(void)83*4882a593Smuzhiyun static inline notrace u64 arch_timer_read_cntvct_el0(void)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	return read_sysreg(cntvct_el0);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define arch_timer_reg_read_stable(reg)					\
89*4882a593Smuzhiyun 	({								\
90*4882a593Smuzhiyun 		u64 _val;						\
91*4882a593Smuzhiyun 									\
92*4882a593Smuzhiyun 		preempt_disable_notrace();				\
93*4882a593Smuzhiyun 		_val = erratum_handler(read_ ## reg)();			\
94*4882a593Smuzhiyun 		preempt_enable_notrace();				\
95*4882a593Smuzhiyun 									\
96*4882a593Smuzhiyun 		_val;							\
97*4882a593Smuzhiyun 	})
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun  * These register accessors are marked inline so the compiler can
101*4882a593Smuzhiyun  * nicely work out which register we want, and chuck away the rest of
102*4882a593Smuzhiyun  * the code.
103*4882a593Smuzhiyun  */
104*4882a593Smuzhiyun static __always_inline
arch_timer_reg_write_cp15(int access,enum arch_timer_reg reg,u32 val)105*4882a593Smuzhiyun void arch_timer_reg_write_cp15(int access, enum arch_timer_reg reg, u32 val)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	if (access == ARCH_TIMER_PHYS_ACCESS) {
108*4882a593Smuzhiyun 		switch (reg) {
109*4882a593Smuzhiyun 		case ARCH_TIMER_REG_CTRL:
110*4882a593Smuzhiyun 			write_sysreg(val, cntp_ctl_el0);
111*4882a593Smuzhiyun 			break;
112*4882a593Smuzhiyun 		case ARCH_TIMER_REG_TVAL:
113*4882a593Smuzhiyun 			write_sysreg(val, cntp_tval_el0);
114*4882a593Smuzhiyun 			break;
115*4882a593Smuzhiyun 		}
116*4882a593Smuzhiyun 	} else if (access == ARCH_TIMER_VIRT_ACCESS) {
117*4882a593Smuzhiyun 		switch (reg) {
118*4882a593Smuzhiyun 		case ARCH_TIMER_REG_CTRL:
119*4882a593Smuzhiyun 			write_sysreg(val, cntv_ctl_el0);
120*4882a593Smuzhiyun 			break;
121*4882a593Smuzhiyun 		case ARCH_TIMER_REG_TVAL:
122*4882a593Smuzhiyun 			write_sysreg(val, cntv_tval_el0);
123*4882a593Smuzhiyun 			break;
124*4882a593Smuzhiyun 		}
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	isb();
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun static __always_inline
arch_timer_reg_read_cp15(int access,enum arch_timer_reg reg)131*4882a593Smuzhiyun u32 arch_timer_reg_read_cp15(int access, enum arch_timer_reg reg)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	if (access == ARCH_TIMER_PHYS_ACCESS) {
134*4882a593Smuzhiyun 		switch (reg) {
135*4882a593Smuzhiyun 		case ARCH_TIMER_REG_CTRL:
136*4882a593Smuzhiyun 			return read_sysreg(cntp_ctl_el0);
137*4882a593Smuzhiyun 		case ARCH_TIMER_REG_TVAL:
138*4882a593Smuzhiyun 			return arch_timer_reg_read_stable(cntp_tval_el0);
139*4882a593Smuzhiyun 		}
140*4882a593Smuzhiyun 	} else if (access == ARCH_TIMER_VIRT_ACCESS) {
141*4882a593Smuzhiyun 		switch (reg) {
142*4882a593Smuzhiyun 		case ARCH_TIMER_REG_CTRL:
143*4882a593Smuzhiyun 			return read_sysreg(cntv_ctl_el0);
144*4882a593Smuzhiyun 		case ARCH_TIMER_REG_TVAL:
145*4882a593Smuzhiyun 			return arch_timer_reg_read_stable(cntv_tval_el0);
146*4882a593Smuzhiyun 		}
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	BUG();
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
arch_timer_get_cntfrq(void)152*4882a593Smuzhiyun static inline u32 arch_timer_get_cntfrq(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	return read_sysreg(cntfrq_el0);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
arch_timer_get_cntkctl(void)157*4882a593Smuzhiyun static inline u32 arch_timer_get_cntkctl(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	return read_sysreg(cntkctl_el1);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
arch_timer_set_cntkctl(u32 cntkctl)162*4882a593Smuzhiyun static inline void arch_timer_set_cntkctl(u32 cntkctl)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	write_sysreg(cntkctl, cntkctl_el1);
165*4882a593Smuzhiyun 	isb();
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
__arch_counter_get_cntpct_stable(void)168*4882a593Smuzhiyun static __always_inline u64 __arch_counter_get_cntpct_stable(void)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	u64 cnt;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	isb();
173*4882a593Smuzhiyun 	cnt = arch_timer_reg_read_stable(cntpct_el0);
174*4882a593Smuzhiyun 	arch_counter_enforce_ordering(cnt);
175*4882a593Smuzhiyun 	return cnt;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
__arch_counter_get_cntpct(void)178*4882a593Smuzhiyun static __always_inline u64 __arch_counter_get_cntpct(void)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	u64 cnt;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	isb();
183*4882a593Smuzhiyun 	cnt = read_sysreg(cntpct_el0);
184*4882a593Smuzhiyun 	arch_counter_enforce_ordering(cnt);
185*4882a593Smuzhiyun 	return cnt;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
__arch_counter_get_cntvct_stable(void)188*4882a593Smuzhiyun static __always_inline u64 __arch_counter_get_cntvct_stable(void)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	u64 cnt;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	isb();
193*4882a593Smuzhiyun 	cnt = arch_timer_reg_read_stable(cntvct_el0);
194*4882a593Smuzhiyun 	arch_counter_enforce_ordering(cnt);
195*4882a593Smuzhiyun 	return cnt;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
__arch_counter_get_cntvct(void)198*4882a593Smuzhiyun static __always_inline u64 __arch_counter_get_cntvct(void)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	u64 cnt;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	isb();
203*4882a593Smuzhiyun 	cnt = read_sysreg(cntvct_el0);
204*4882a593Smuzhiyun 	arch_counter_enforce_ordering(cnt);
205*4882a593Smuzhiyun 	return cnt;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
arch_timer_arch_init(void)208*4882a593Smuzhiyun static inline int arch_timer_arch_init(void)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
arch_timer_set_evtstrm_feature(void)213*4882a593Smuzhiyun static inline void arch_timer_set_evtstrm_feature(void)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	cpu_set_named_feature(EVTSTRM);
216*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
217*4882a593Smuzhiyun 	compat_elf_hwcap |= COMPAT_HWCAP_EVTSTRM;
218*4882a593Smuzhiyun #endif
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
arch_timer_have_evtstrm_feature(void)221*4882a593Smuzhiyun static inline bool arch_timer_have_evtstrm_feature(void)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	return cpu_have_named_feature(EVTSTRM);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun #endif
226